fpga_boot.map.rpt 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212
  1. Analysis & Synthesis report for fpga_boot
  2. Tue Jul 29 15:13:29 2025
  3. Quartus II 64-Bit Version 13.0.0 Build 156 04/24/2013 SJ Full Version
  4. ---------------------
  5. ; Table of Contents ;
  6. ---------------------
  7. 1. Legal Notice
  8. 2. Analysis & Synthesis Summary
  9. 3. Analysis & Synthesis Settings
  10. 4. Parallel Compilation
  11. 5. Analysis & Synthesis Source Files Read
  12. 6. Partition for Top-Level Resource Utilization by Entity
  13. 7. Source assignments for Top-level Entity: |fpga_boot
  14. 8. Parameter Settings for User Entity Instance: altpll:pll_inst
  15. 9. Parameter Settings for User Entity Instance: alta_gclksw:gclksw_inst
  16. 10. Partition "rv32" Resource Utilization by Entity
  17. 11. Parameter Settings for User Entity Instance: alta_rv32:rv32
  18. 12. Port Connectivity Checks: "alta_rv32:rv32"
  19. 13. Port Connectivity Checks: "boot_ip:macro_inst"
  20. 14. Port Connectivity Checks: "alta_gclksw:gclksw_inst"
  21. 15. Analysis & Synthesis Messages
  22. 16. Analysis & Synthesis Suppressed Messages
  23. ----------------
  24. ; Legal Notice ;
  25. ----------------
  26. Copyright (C) 1991-2013 Altera Corporation
  27. Your use of Altera Corporation's design tools, logic functions
  28. and other software and tools, and its AMPP partner logic
  29. functions, and any output files from any of the foregoing
  30. (including device programming or simulation files), and any
  31. associated documentation or information are expressly subject
  32. to the terms and conditions of the Altera Program License
  33. Subscription Agreement, Altera MegaCore Function License
  34. Agreement, or other applicable license agreement, including,
  35. without limitation, that your use is for the sole purpose of
  36. programming logic devices manufactured by Altera and sold by
  37. Altera or its authorized distributors. Please refer to the
  38. applicable agreement for further details.
  39. +----------------------------------------------------------------------------------+
  40. ; Analysis & Synthesis Summary ;
  41. +------------------------------------+---------------------------------------------+
  42. ; Analysis & Synthesis Status ; Failed - Tue Jul 29 15:13:29 2025 ;
  43. ; Quartus II 64-Bit Version ; 13.0.0 Build 156 04/24/2013 SJ Full Version ;
  44. ; Revision Name ; fpga_boot ;
  45. ; Top-level Entity Name ; fpga_boot ;
  46. ; Family ; Cyclone IV E ;
  47. ; Total logic elements ; N/A until Partition Merge ;
  48. ; Total combinational functions ; N/A until Partition Merge ;
  49. ; Dedicated logic registers ; N/A until Partition Merge ;
  50. ; Total registers ; N/A until Partition Merge ;
  51. ; Total pins ; N/A until Partition Merge ;
  52. ; Total virtual pins ; N/A until Partition Merge ;
  53. ; Total memory bits ; N/A until Partition Merge ;
  54. ; Embedded Multiplier 9-bit elements ; N/A until Partition Merge ;
  55. ; Total PLLs ; N/A until Partition Merge ;
  56. +------------------------------------+---------------------------------------------+
  57. +----------------------------------------------------------------------------------------------------------------------+
  58. ; Analysis & Synthesis Settings ;
  59. +----------------------------------------------------------------------------+--------------------+--------------------+
  60. ; Option ; Setting ; Default Value ;
  61. +----------------------------------------------------------------------------+--------------------+--------------------+
  62. ; Device ; EP4CE75F29C8 ; ;
  63. ; Top-level entity name ; fpga_boot ; fpga_boot ;
  64. ; Family name ; Cyclone IV E ; Cyclone IV GX ;
  65. ; Maximum processors allowed for parallel compilation ; All ; ;
  66. ; Maximum DSP Block Usage ; 0 ; -1 (Unlimited) ;
  67. ; Auto Open-Drain Pins ; Off ; On ;
  68. ; Perform WYSIWYG Primitive Resynthesis ; On ; Off ;
  69. ; Maximum Number of M4K/M9K/M20K/M10K Memory Blocks ; 4 ; -1 (Unlimited) ;
  70. ; Use smart compilation ; Off ; Off ;
  71. ; Enable parallel Assembler and TimeQuest Timing Analyzer during compilation ; On ; On ;
  72. ; Enable compact report table ; Off ; Off ;
  73. ; Restructure Multiplexers ; Auto ; Auto ;
  74. ; Create Debugging Nodes for IP Cores ; Off ; Off ;
  75. ; Preserve fewer node names ; On ; On ;
  76. ; Disable OpenCore Plus hardware evaluation ; Off ; Off ;
  77. ; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
  78. ; VHDL Version ; VHDL_1993 ; VHDL_1993 ;
  79. ; State Machine Processing ; Auto ; Auto ;
  80. ; Safe State Machine ; Off ; Off ;
  81. ; Extract Verilog State Machines ; On ; On ;
  82. ; Extract VHDL State Machines ; On ; On ;
  83. ; Ignore Verilog initial constructs ; Off ; Off ;
  84. ; Iteration limit for constant Verilog loops ; 5000 ; 5000 ;
  85. ; Iteration limit for non-constant Verilog loops ; 250 ; 250 ;
  86. ; Add Pass-Through Logic to Inferred RAMs ; On ; On ;
  87. ; Infer RAMs from Raw Logic ; On ; On ;
  88. ; Parallel Synthesis ; On ; On ;
  89. ; DSP Block Balancing ; Auto ; Auto ;
  90. ; NOT Gate Push-Back ; On ; On ;
  91. ; Power-Up Don't Care ; On ; On ;
  92. ; Remove Redundant Logic Cells ; Off ; Off ;
  93. ; Remove Duplicate Registers ; On ; On ;
  94. ; Ignore CARRY Buffers ; Off ; Off ;
  95. ; Ignore CASCADE Buffers ; Off ; Off ;
  96. ; Ignore GLOBAL Buffers ; Off ; Off ;
  97. ; Ignore ROW GLOBAL Buffers ; Off ; Off ;
  98. ; Ignore LCELL Buffers ; Off ; Off ;
  99. ; Ignore SOFT Buffers ; On ; On ;
  100. ; Limit AHDL Integers to 32 Bits ; Off ; Off ;
  101. ; Optimization Technique ; Balanced ; Balanced ;
  102. ; Carry Chain Length ; 70 ; 70 ;
  103. ; Auto Carry Chains ; On ; On ;
  104. ; Auto ROM Replacement ; On ; On ;
  105. ; Auto RAM Replacement ; On ; On ;
  106. ; Auto DSP Block Replacement ; On ; On ;
  107. ; Auto Shift Register Replacement ; Auto ; Auto ;
  108. ; Allow Shift Register Merging across Hierarchies ; Auto ; Auto ;
  109. ; Auto Clock Enable Replacement ; On ; On ;
  110. ; Strict RAM Replacement ; Off ; Off ;
  111. ; Allow Synchronous Control Signals ; On ; On ;
  112. ; Force Use of Synchronous Clear Signals ; Off ; Off ;
  113. ; Auto RAM Block Balancing ; On ; On ;
  114. ; Auto RAM to Logic Cell Conversion ; Off ; Off ;
  115. ; Auto Resource Sharing ; Off ; Off ;
  116. ; Allow Any RAM Size For Recognition ; Off ; Off ;
  117. ; Allow Any ROM Size For Recognition ; Off ; Off ;
  118. ; Allow Any Shift Register Size For Recognition ; Off ; Off ;
  119. ; Use LogicLock Constraints during Resource Balancing ; On ; On ;
  120. ; Ignore translate_off and synthesis_off directives ; Off ; Off ;
  121. ; Timing-Driven Synthesis ; On ; On ;
  122. ; Report Parameter Settings ; On ; On ;
  123. ; Report Source Assignments ; On ; On ;
  124. ; Report Connectivity Checks ; On ; On ;
  125. ; Ignore Maximum Fan-Out Assignments ; Off ; Off ;
  126. ; Synchronization Register Chain Length ; 2 ; 2 ;
  127. ; PowerPlay Power Optimization ; Normal compilation ; Normal compilation ;
  128. ; HDL message level ; Level2 ; Level2 ;
  129. ; Suppress Register Optimization Related Messages ; Off ; Off ;
  130. ; Number of Removed Registers Reported in Synthesis Report ; 5000 ; 5000 ;
  131. ; Number of Swept Nodes Reported in Synthesis Report ; 5000 ; 5000 ;
  132. ; Number of Inverted Registers Reported in Synthesis Report ; 100 ; 100 ;
  133. ; Clock MUX Protection ; On ; On ;
  134. ; Auto Gated Clock Conversion ; Off ; Off ;
  135. ; Block Design Naming ; Auto ; Auto ;
  136. ; SDC constraint protection ; Off ; Off ;
  137. ; Synthesis Effort ; Auto ; Auto ;
  138. ; Shift Register Replacement - Allow Asynchronous Clear Signal ; On ; On ;
  139. ; Pre-Mapping Resynthesis Optimization ; Off ; Off ;
  140. ; Analysis & Synthesis Message Level ; Medium ; Medium ;
  141. ; Disable Register Merging Across Hierarchies ; Auto ; Auto ;
  142. ; Resource Aware Inference For Block RAM ; On ; On ;
  143. ; Synthesis Seed ; 1 ; 1 ;
  144. +----------------------------------------------------------------------------+--------------------+--------------------+
  145. +------------------------------------------+
  146. ; Parallel Compilation ;
  147. +----------------------------+-------------+
  148. ; Processors ; Number ;
  149. +----------------------------+-------------+
  150. ; Number detected on machine ; 8 ;
  151. ; Maximum allowed ; 4 ;
  152. ; ; ;
  153. ; Average used ; 1.00 ;
  154. ; Maximum used ; 1 ;
  155. ; ; ;
  156. ; Usage by Processor ; % Time Used ;
  157. ; Processor 1 ; 100.0% ;
  158. ; Processors 2-8 ; 0.0% ;
  159. +----------------------------+-------------+
  160. +------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  161. ; Analysis & Synthesis Source Files Read ;
  162. +---------------------------------------------------------------------------------+-----------------+------------------------------+---------------------------------------------------------------------------------+---------+
  163. ; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ; Library ;
  164. +---------------------------------------------------------------------------------+-----------------+------------------------------+---------------------------------------------------------------------------------+---------+
  165. ; fpga_boot.v ; yes ; User Verilog HDL File ; D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v ; ;
  166. ; boot_ip.v ; yes ; User Verilog HDL File ; D:/LYW/NEW_DECODE/2006_boot/logic/boot_ip.v ; ;
  167. ; C:/Users/zzz17/.platformio/packages/tool-agrv_logic/etc/arch/rodinia/alta_sim.v ; yes ; User Verilog HDL File ; C:/Users/zzz17/.platformio/packages/tool-agrv_logic/etc/arch/rodinia/alta_sim.v ; ;
  168. ; altpll.tdf ; yes ; Megafunction ; c:/altera/13.0/quartus/libraries/megafunctions/altpll.tdf ; ;
  169. ; aglobal130.inc ; yes ; Megafunction ; c:/altera/13.0/quartus/libraries/megafunctions/aglobal130.inc ; ;
  170. ; stratix_pll.inc ; yes ; Megafunction ; c:/altera/13.0/quartus/libraries/megafunctions/stratix_pll.inc ; ;
  171. ; stratixii_pll.inc ; yes ; Megafunction ; c:/altera/13.0/quartus/libraries/megafunctions/stratixii_pll.inc ; ;
  172. ; cycloneii_pll.inc ; yes ; Megafunction ; c:/altera/13.0/quartus/libraries/megafunctions/cycloneii_pll.inc ; ;
  173. ; db/altpll_9g32.tdf ; yes ; Auto-Generated Megafunction ; D:/LYW/NEW_DECODE/2006_boot/logic/db/altpll_9g32.tdf ; ;
  174. +---------------------------------------------------------------------------------+-----------------+------------------------------+---------------------------------------------------------------------------------+---------+
  175. +-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  176. ; Partition for Top-Level Resource Utilization by Entity ;
  177. +------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+-------------------------------------------------------+--------------+
  178. ; Compilation Hierarchy Node ; LC Combinationals ; LC Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ; Library Name ;
  179. +------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+-------------------------------------------------------+--------------+
  180. ; |fpga_boot ; 31 (30) ; 1 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |fpga_boot ; work ;
  181. ; |alta_gclksw:gclksw_inst| ; 0 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |fpga_boot|alta_gclksw:gclksw_inst ; work ;
  182. ; |altpll:pll_inst| ; 1 (0) ; 1 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |fpga_boot|altpll:pll_inst ; work ;
  183. ; |altpll_9g32:auto_generated| ; 1 (1) ; 1 (1) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |fpga_boot|altpll:pll_inst|altpll_9g32:auto_generated ; work ;
  184. +------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+-------------------------------------------------------+--------------+
  185. Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
  186. +---------------------------------------------------------------------+
  187. ; Source assignments for Top-level Entity: |fpga_boot ;
  188. +------------------------------+-------+------+-----------------------+
  189. ; Assignment ; Value ; From ; To ;
  190. +------------------------------+-------+------+-----------------------+
  191. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio3_io_in[7] ;
  192. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio3_io_in[7] ;
  193. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio3_io_in[6] ;
  194. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio3_io_in[6] ;
  195. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio3_io_in[5] ;
  196. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio3_io_in[5] ;
  197. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio3_io_in[4] ;
  198. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio3_io_in[4] ;
  199. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio3_io_in[3] ;
  200. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio3_io_in[3] ;
  201. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio3_io_in[2] ;
  202. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio3_io_in[2] ;
  203. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio3_io_in[1] ;
  204. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio3_io_in[1] ;
  205. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio3_io_in[0] ;
  206. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio3_io_in[0] ;
  207. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio4_io_in[7] ;
  208. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio4_io_in[7] ;
  209. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio4_io_in[6] ;
  210. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio4_io_in[6] ;
  211. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio4_io_in[5] ;
  212. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio4_io_in[5] ;
  213. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio4_io_in[4] ;
  214. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio4_io_in[4] ;
  215. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio4_io_in[3] ;
  216. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio4_io_in[3] ;
  217. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio4_io_in[2] ;
  218. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio4_io_in[2] ;
  219. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio4_io_in[1] ;
  220. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio4_io_in[1] ;
  221. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio4_io_in[0] ;
  222. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio4_io_in[0] ;
  223. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio5_io_in[7] ;
  224. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio5_io_in[7] ;
  225. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio5_io_in[6] ;
  226. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio5_io_in[6] ;
  227. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio5_io_in[5] ;
  228. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio5_io_in[5] ;
  229. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio5_io_in[4] ;
  230. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio5_io_in[4] ;
  231. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio5_io_in[3] ;
  232. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio5_io_in[3] ;
  233. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio5_io_in[2] ;
  234. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio5_io_in[2] ;
  235. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio5_io_in[1] ;
  236. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio5_io_in[1] ;
  237. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio5_io_in[0] ;
  238. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio5_io_in[0] ;
  239. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_in[7] ;
  240. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_in[7] ;
  241. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_in[6] ;
  242. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_in[6] ;
  243. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_in[5] ;
  244. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_in[5] ;
  245. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_in[4] ;
  246. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_in[4] ;
  247. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_in[3] ;
  248. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_in[3] ;
  249. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_in[2] ;
  250. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_in[2] ;
  251. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_in[1] ;
  252. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_in[1] ;
  253. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_in[0] ;
  254. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_in[0] ;
  255. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio7_io_in[7] ;
  256. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio7_io_in[7] ;
  257. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio7_io_in[6] ;
  258. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio7_io_in[6] ;
  259. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio7_io_in[5] ;
  260. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio7_io_in[5] ;
  261. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio7_io_in[4] ;
  262. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio7_io_in[4] ;
  263. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio7_io_in[3] ;
  264. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio7_io_in[3] ;
  265. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio7_io_in[2] ;
  266. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio7_io_in[2] ;
  267. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio7_io_in[1] ;
  268. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio7_io_in[1] ;
  269. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio7_io_in[0] ;
  270. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio7_io_in[0] ;
  271. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_in[7] ;
  272. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_in[7] ;
  273. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_in[6] ;
  274. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_in[6] ;
  275. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_in[5] ;
  276. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_in[5] ;
  277. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_in[4] ;
  278. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_in[4] ;
  279. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_in[3] ;
  280. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_in[3] ;
  281. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_in[2] ;
  282. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_in[2] ;
  283. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_in[1] ;
  284. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_in[1] ;
  285. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_in[0] ;
  286. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_in[0] ;
  287. ; IGNORE_LCELL_BUFFERS ; off ; - ; PLL_ENABLE ;
  288. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; PLL_ENABLE ;
  289. ; IGNORE_LCELL_BUFFERS ; off ; - ; PLL_LOCK ;
  290. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; PLL_LOCK ;
  291. ; IGNORE_LCELL_BUFFERS ; off ; - ; sys_resetn ;
  292. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; sys_resetn ;
  293. ; IGNORE_LCELL_BUFFERS ; off ; - ; sys_ctrl_stop ;
  294. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; sys_ctrl_stop ;
  295. ; IGNORE_LCELL_BUFFERS ; off ; - ; sys_ctrl_clkSource[1] ;
  296. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; sys_ctrl_clkSource[1] ;
  297. ; IGNORE_LCELL_BUFFERS ; off ; - ; sys_ctrl_clkSource[0] ;
  298. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; sys_ctrl_clkSource[0] ;
  299. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_data[7] ;
  300. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_data[7] ;
  301. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_data[6] ;
  302. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_data[6] ;
  303. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_data[5] ;
  304. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_data[5] ;
  305. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_data[4] ;
  306. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_data[4] ;
  307. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_data[3] ;
  308. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_data[3] ;
  309. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_data[2] ;
  310. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_data[2] ;
  311. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_data[1] ;
  312. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_data[1] ;
  313. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_data[0] ;
  314. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_data[0] ;
  315. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_en[7] ;
  316. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_en[7] ;
  317. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_en[6] ;
  318. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_en[6] ;
  319. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_en[5] ;
  320. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_en[5] ;
  321. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_en[4] ;
  322. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_en[4] ;
  323. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_en[3] ;
  324. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_en[3] ;
  325. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_en[2] ;
  326. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_en[2] ;
  327. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_en[1] ;
  328. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_en[1] ;
  329. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio1_io_out_en[0] ;
  330. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio1_io_out_en[0] ;
  331. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_data[7] ;
  332. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_data[7] ;
  333. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_data[6] ;
  334. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_data[6] ;
  335. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_data[5] ;
  336. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_data[5] ;
  337. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_data[4] ;
  338. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_data[4] ;
  339. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_data[3] ;
  340. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_data[3] ;
  341. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_data[2] ;
  342. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_data[2] ;
  343. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_data[1] ;
  344. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_data[1] ;
  345. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_data[0] ;
  346. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_data[0] ;
  347. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_en[7] ;
  348. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_en[7] ;
  349. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_en[6] ;
  350. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_en[6] ;
  351. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_en[5] ;
  352. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_en[5] ;
  353. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_en[4] ;
  354. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_en[4] ;
  355. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_en[3] ;
  356. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_en[3] ;
  357. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_en[2] ;
  358. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_en[2] ;
  359. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_en[1] ;
  360. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_en[1] ;
  361. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio2_io_out_en[0] ;
  362. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio2_io_out_en[0] ;
  363. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_out_data[6] ;
  364. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_out_data[6] ;
  365. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_out_data[4] ;
  366. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_out_data[4] ;
  367. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_out_data[2] ;
  368. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_out_data[2] ;
  369. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_out_data[0] ;
  370. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_out_data[0] ;
  371. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_out_en[6] ;
  372. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_out_en[6] ;
  373. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_out_en[4] ;
  374. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_out_en[4] ;
  375. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_out_en[2] ;
  376. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_out_en[2] ;
  377. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio6_io_out_en[0] ;
  378. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio6_io_out_en[0] ;
  379. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio7_io_out_data[6] ;
  380. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio7_io_out_data[6] ;
  381. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio7_io_out_en[6] ;
  382. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio7_io_out_en[6] ;
  383. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_data[7] ;
  384. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_data[7] ;
  385. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_data[6] ;
  386. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_data[6] ;
  387. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_data[5] ;
  388. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_data[5] ;
  389. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_data[4] ;
  390. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_data[4] ;
  391. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_data[3] ;
  392. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_data[3] ;
  393. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_data[2] ;
  394. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_data[2] ;
  395. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_data[1] ;
  396. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_data[1] ;
  397. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_data[0] ;
  398. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_data[0] ;
  399. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_en[7] ;
  400. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_en[7] ;
  401. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_en[6] ;
  402. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_en[6] ;
  403. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_en[5] ;
  404. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_en[5] ;
  405. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_en[4] ;
  406. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_en[4] ;
  407. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_en[3] ;
  408. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_en[3] ;
  409. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_en[2] ;
  410. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_en[2] ;
  411. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_en[1] ;
  412. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_en[1] ;
  413. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio8_io_out_en[0] ;
  414. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio8_io_out_en[0] ;
  415. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_data[7] ;
  416. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_data[7] ;
  417. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_data[6] ;
  418. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_data[6] ;
  419. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_data[5] ;
  420. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_data[5] ;
  421. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_data[4] ;
  422. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_data[4] ;
  423. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_data[3] ;
  424. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_data[3] ;
  425. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_data[2] ;
  426. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_data[2] ;
  427. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_data[1] ;
  428. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_data[1] ;
  429. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_data[0] ;
  430. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_data[0] ;
  431. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_en[7] ;
  432. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_en[7] ;
  433. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_en[6] ;
  434. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_en[6] ;
  435. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_en[5] ;
  436. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_en[5] ;
  437. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_en[4] ;
  438. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_en[4] ;
  439. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_en[3] ;
  440. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_en[3] ;
  441. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_en[2] ;
  442. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_en[2] ;
  443. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_en[1] ;
  444. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_en[1] ;
  445. ; IGNORE_LCELL_BUFFERS ; off ; - ; gpio9_io_out_en[0] ;
  446. ; REMOVE_REDUNDANT_LOGIC_CELLS ; off ; - ; gpio9_io_out_en[0] ;
  447. +------------------------------+-------+------+-----------------------+
  448. +--------------------------------------------------------------------+
  449. ; Parameter Settings for User Entity Instance: altpll:pll_inst ;
  450. +-------------------------------+-------------------+----------------+
  451. ; Parameter Name ; Value ; Type ;
  452. +-------------------------------+-------------------+----------------+
  453. ; OPERATION_MODE ; NORMAL ; Untyped ;
  454. ; PLL_TYPE ; AUTO ; Untyped ;
  455. ; LPM_HINT ; UNUSED ; Untyped ;
  456. ; QUALIFY_CONF_DONE ; OFF ; Untyped ;
  457. ; COMPENSATE_CLOCK ; CLK0 ; Untyped ;
  458. ; SCAN_CHAIN ; LONG ; Untyped ;
  459. ; PRIMARY_CLOCK ; INCLK0 ; Untyped ;
  460. ; INCLK0_INPUT_FREQUENCY ; 125000 ; Signed Integer ;
  461. ; INCLK1_INPUT_FREQUENCY ; 0 ; Untyped ;
  462. ; GATE_LOCK_SIGNAL ; NO ; Untyped ;
  463. ; GATE_LOCK_COUNTER ; 0 ; Untyped ;
  464. ; LOCK_HIGH ; 1 ; Untyped ;
  465. ; LOCK_LOW ; 1 ; Untyped ;
  466. ; VALID_LOCK_MULTIPLIER ; 1 ; Untyped ;
  467. ; INVALID_LOCK_MULTIPLIER ; 5 ; Untyped ;
  468. ; SWITCH_OVER_ON_LOSSCLK ; OFF ; Untyped ;
  469. ; SWITCH_OVER_ON_GATED_LOCK ; OFF ; Untyped ;
  470. ; ENABLE_SWITCH_OVER_COUNTER ; OFF ; Untyped ;
  471. ; SKIP_VCO ; OFF ; Untyped ;
  472. ; SWITCH_OVER_COUNTER ; 0 ; Untyped ;
  473. ; SWITCH_OVER_TYPE ; AUTO ; Untyped ;
  474. ; FEEDBACK_SOURCE ; EXTCLK0 ; Untyped ;
  475. ; BANDWIDTH ; 0 ; Untyped ;
  476. ; BANDWIDTH_TYPE ; AUTO ; Untyped ;
  477. ; SPREAD_FREQUENCY ; 0 ; Untyped ;
  478. ; DOWN_SPREAD ; 0 ; Untyped ;
  479. ; SELF_RESET_ON_GATED_LOSS_LOCK ; OFF ; Untyped ;
  480. ; SELF_RESET_ON_LOSS_LOCK ; OFF ; Untyped ;
  481. ; CLK9_MULTIPLY_BY ; 0 ; Untyped ;
  482. ; CLK8_MULTIPLY_BY ; 0 ; Untyped ;
  483. ; CLK7_MULTIPLY_BY ; 0 ; Untyped ;
  484. ; CLK6_MULTIPLY_BY ; 0 ; Untyped ;
  485. ; CLK5_MULTIPLY_BY ; 1 ; Untyped ;
  486. ; CLK4_MULTIPLY_BY ; 120 ; Signed Integer ;
  487. ; CLK3_MULTIPLY_BY ; 120 ; Signed Integer ;
  488. ; CLK2_MULTIPLY_BY ; 120 ; Signed Integer ;
  489. ; CLK1_MULTIPLY_BY ; 120 ; Signed Integer ;
  490. ; CLK0_MULTIPLY_BY ; 120 ; Signed Integer ;
  491. ; CLK9_DIVIDE_BY ; 0 ; Untyped ;
  492. ; CLK8_DIVIDE_BY ; 0 ; Untyped ;
  493. ; CLK7_DIVIDE_BY ; 0 ; Untyped ;
  494. ; CLK6_DIVIDE_BY ; 0 ; Untyped ;
  495. ; CLK5_DIVIDE_BY ; 1 ; Untyped ;
  496. ; CLK4_DIVIDE_BY ; 4 ; Signed Integer ;
  497. ; CLK3_DIVIDE_BY ; 8 ; Signed Integer ;
  498. ; CLK2_DIVIDE_BY ; 4 ; Signed Integer ;
  499. ; CLK1_DIVIDE_BY ; 4 ; Signed Integer ;
  500. ; CLK0_DIVIDE_BY ; 4 ; Signed Integer ;
  501. ; CLK9_PHASE_SHIFT ; 0 ; Untyped ;
  502. ; CLK8_PHASE_SHIFT ; 0 ; Untyped ;
  503. ; CLK7_PHASE_SHIFT ; 0 ; Untyped ;
  504. ; CLK6_PHASE_SHIFT ; 0 ; Untyped ;
  505. ; CLK5_PHASE_SHIFT ; 0 ; Untyped ;
  506. ; CLK4_PHASE_SHIFT ; 0 ; Untyped ;
  507. ; CLK3_PHASE_SHIFT ; 0 ; Untyped ;
  508. ; CLK2_PHASE_SHIFT ; 0 ; Untyped ;
  509. ; CLK1_PHASE_SHIFT ; 0 ; Untyped ;
  510. ; CLK0_PHASE_SHIFT ; 0 ; Untyped ;
  511. ; CLK5_TIME_DELAY ; 0 ; Untyped ;
  512. ; CLK4_TIME_DELAY ; 0 ; Untyped ;
  513. ; CLK3_TIME_DELAY ; 0 ; Untyped ;
  514. ; CLK2_TIME_DELAY ; 0 ; Untyped ;
  515. ; CLK1_TIME_DELAY ; 0 ; Untyped ;
  516. ; CLK0_TIME_DELAY ; 0 ; Untyped ;
  517. ; CLK9_DUTY_CYCLE ; 50 ; Untyped ;
  518. ; CLK8_DUTY_CYCLE ; 50 ; Untyped ;
  519. ; CLK7_DUTY_CYCLE ; 50 ; Untyped ;
  520. ; CLK6_DUTY_CYCLE ; 50 ; Untyped ;
  521. ; CLK5_DUTY_CYCLE ; 50 ; Untyped ;
  522. ; CLK4_DUTY_CYCLE ; 50 ; Untyped ;
  523. ; CLK3_DUTY_CYCLE ; 50 ; Untyped ;
  524. ; CLK2_DUTY_CYCLE ; 50 ; Untyped ;
  525. ; CLK1_DUTY_CYCLE ; 50 ; Untyped ;
  526. ; CLK0_DUTY_CYCLE ; 50 ; Untyped ;
  527. ; CLK9_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  528. ; CLK8_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  529. ; CLK7_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  530. ; CLK6_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  531. ; CLK5_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  532. ; CLK4_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  533. ; CLK3_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  534. ; CLK2_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  535. ; CLK1_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  536. ; CLK0_USE_EVEN_COUNTER_MODE ; OFF ; Untyped ;
  537. ; CLK9_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  538. ; CLK8_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  539. ; CLK7_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  540. ; CLK6_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  541. ; CLK5_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  542. ; CLK4_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  543. ; CLK3_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  544. ; CLK2_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  545. ; CLK1_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  546. ; CLK0_USE_EVEN_COUNTER_VALUE ; OFF ; Untyped ;
  547. ; LOCK_WINDOW_UI ; 0.05 ; Untyped ;
  548. ; LOCK_WINDOW_UI_BITS ; UNUSED ; Untyped ;
  549. ; VCO_RANGE_DETECTOR_LOW_BITS ; UNUSED ; Untyped ;
  550. ; VCO_RANGE_DETECTOR_HIGH_BITS ; UNUSED ; Untyped ;
  551. ; DPA_MULTIPLY_BY ; 0 ; Untyped ;
  552. ; DPA_DIVIDE_BY ; 1 ; Untyped ;
  553. ; DPA_DIVIDER ; 0 ; Untyped ;
  554. ; EXTCLK3_MULTIPLY_BY ; 1 ; Untyped ;
  555. ; EXTCLK2_MULTIPLY_BY ; 1 ; Untyped ;
  556. ; EXTCLK1_MULTIPLY_BY ; 1 ; Untyped ;
  557. ; EXTCLK0_MULTIPLY_BY ; 1 ; Untyped ;
  558. ; EXTCLK3_DIVIDE_BY ; 1 ; Untyped ;
  559. ; EXTCLK2_DIVIDE_BY ; 1 ; Untyped ;
  560. ; EXTCLK1_DIVIDE_BY ; 1 ; Untyped ;
  561. ; EXTCLK0_DIVIDE_BY ; 1 ; Untyped ;
  562. ; EXTCLK3_PHASE_SHIFT ; 0 ; Untyped ;
  563. ; EXTCLK2_PHASE_SHIFT ; 0 ; Untyped ;
  564. ; EXTCLK1_PHASE_SHIFT ; 0 ; Untyped ;
  565. ; EXTCLK0_PHASE_SHIFT ; 0 ; Untyped ;
  566. ; EXTCLK3_TIME_DELAY ; 0 ; Untyped ;
  567. ; EXTCLK2_TIME_DELAY ; 0 ; Untyped ;
  568. ; EXTCLK1_TIME_DELAY ; 0 ; Untyped ;
  569. ; EXTCLK0_TIME_DELAY ; 0 ; Untyped ;
  570. ; EXTCLK3_DUTY_CYCLE ; 50 ; Untyped ;
  571. ; EXTCLK2_DUTY_CYCLE ; 50 ; Untyped ;
  572. ; EXTCLK1_DUTY_CYCLE ; 50 ; Untyped ;
  573. ; EXTCLK0_DUTY_CYCLE ; 50 ; Untyped ;
  574. ; VCO_MULTIPLY_BY ; 0 ; Untyped ;
  575. ; VCO_DIVIDE_BY ; 0 ; Untyped ;
  576. ; SCLKOUT0_PHASE_SHIFT ; 0 ; Untyped ;
  577. ; SCLKOUT1_PHASE_SHIFT ; 0 ; Untyped ;
  578. ; VCO_MIN ; 0 ; Untyped ;
  579. ; VCO_MAX ; 0 ; Untyped ;
  580. ; VCO_CENTER ; 0 ; Untyped ;
  581. ; PFD_MIN ; 0 ; Untyped ;
  582. ; PFD_MAX ; 0 ; Untyped ;
  583. ; M_INITIAL ; 0 ; Untyped ;
  584. ; M ; 0 ; Untyped ;
  585. ; N ; 1 ; Untyped ;
  586. ; M2 ; 1 ; Untyped ;
  587. ; N2 ; 1 ; Untyped ;
  588. ; SS ; 1 ; Untyped ;
  589. ; C0_HIGH ; 0 ; Untyped ;
  590. ; C1_HIGH ; 0 ; Untyped ;
  591. ; C2_HIGH ; 0 ; Untyped ;
  592. ; C3_HIGH ; 0 ; Untyped ;
  593. ; C4_HIGH ; 0 ; Untyped ;
  594. ; C5_HIGH ; 0 ; Untyped ;
  595. ; C6_HIGH ; 0 ; Untyped ;
  596. ; C7_HIGH ; 0 ; Untyped ;
  597. ; C8_HIGH ; 0 ; Untyped ;
  598. ; C9_HIGH ; 0 ; Untyped ;
  599. ; C0_LOW ; 0 ; Untyped ;
  600. ; C1_LOW ; 0 ; Untyped ;
  601. ; C2_LOW ; 0 ; Untyped ;
  602. ; C3_LOW ; 0 ; Untyped ;
  603. ; C4_LOW ; 0 ; Untyped ;
  604. ; C5_LOW ; 0 ; Untyped ;
  605. ; C6_LOW ; 0 ; Untyped ;
  606. ; C7_LOW ; 0 ; Untyped ;
  607. ; C8_LOW ; 0 ; Untyped ;
  608. ; C9_LOW ; 0 ; Untyped ;
  609. ; C0_INITIAL ; 0 ; Untyped ;
  610. ; C1_INITIAL ; 0 ; Untyped ;
  611. ; C2_INITIAL ; 0 ; Untyped ;
  612. ; C3_INITIAL ; 0 ; Untyped ;
  613. ; C4_INITIAL ; 0 ; Untyped ;
  614. ; C5_INITIAL ; 0 ; Untyped ;
  615. ; C6_INITIAL ; 0 ; Untyped ;
  616. ; C7_INITIAL ; 0 ; Untyped ;
  617. ; C8_INITIAL ; 0 ; Untyped ;
  618. ; C9_INITIAL ; 0 ; Untyped ;
  619. ; C0_MODE ; BYPASS ; Untyped ;
  620. ; C1_MODE ; BYPASS ; Untyped ;
  621. ; C2_MODE ; BYPASS ; Untyped ;
  622. ; C3_MODE ; BYPASS ; Untyped ;
  623. ; C4_MODE ; BYPASS ; Untyped ;
  624. ; C5_MODE ; BYPASS ; Untyped ;
  625. ; C6_MODE ; BYPASS ; Untyped ;
  626. ; C7_MODE ; BYPASS ; Untyped ;
  627. ; C8_MODE ; BYPASS ; Untyped ;
  628. ; C9_MODE ; BYPASS ; Untyped ;
  629. ; C0_PH ; 0 ; Untyped ;
  630. ; C1_PH ; 0 ; Untyped ;
  631. ; C2_PH ; 0 ; Untyped ;
  632. ; C3_PH ; 0 ; Untyped ;
  633. ; C4_PH ; 0 ; Untyped ;
  634. ; C5_PH ; 0 ; Untyped ;
  635. ; C6_PH ; 0 ; Untyped ;
  636. ; C7_PH ; 0 ; Untyped ;
  637. ; C8_PH ; 0 ; Untyped ;
  638. ; C9_PH ; 0 ; Untyped ;
  639. ; L0_HIGH ; 1 ; Untyped ;
  640. ; L1_HIGH ; 1 ; Untyped ;
  641. ; G0_HIGH ; 1 ; Untyped ;
  642. ; G1_HIGH ; 1 ; Untyped ;
  643. ; G2_HIGH ; 1 ; Untyped ;
  644. ; G3_HIGH ; 1 ; Untyped ;
  645. ; E0_HIGH ; 1 ; Untyped ;
  646. ; E1_HIGH ; 1 ; Untyped ;
  647. ; E2_HIGH ; 1 ; Untyped ;
  648. ; E3_HIGH ; 1 ; Untyped ;
  649. ; L0_LOW ; 1 ; Untyped ;
  650. ; L1_LOW ; 1 ; Untyped ;
  651. ; G0_LOW ; 1 ; Untyped ;
  652. ; G1_LOW ; 1 ; Untyped ;
  653. ; G2_LOW ; 1 ; Untyped ;
  654. ; G3_LOW ; 1 ; Untyped ;
  655. ; E0_LOW ; 1 ; Untyped ;
  656. ; E1_LOW ; 1 ; Untyped ;
  657. ; E2_LOW ; 1 ; Untyped ;
  658. ; E3_LOW ; 1 ; Untyped ;
  659. ; L0_INITIAL ; 1 ; Untyped ;
  660. ; L1_INITIAL ; 1 ; Untyped ;
  661. ; G0_INITIAL ; 1 ; Untyped ;
  662. ; G1_INITIAL ; 1 ; Untyped ;
  663. ; G2_INITIAL ; 1 ; Untyped ;
  664. ; G3_INITIAL ; 1 ; Untyped ;
  665. ; E0_INITIAL ; 1 ; Untyped ;
  666. ; E1_INITIAL ; 1 ; Untyped ;
  667. ; E2_INITIAL ; 1 ; Untyped ;
  668. ; E3_INITIAL ; 1 ; Untyped ;
  669. ; L0_MODE ; BYPASS ; Untyped ;
  670. ; L1_MODE ; BYPASS ; Untyped ;
  671. ; G0_MODE ; BYPASS ; Untyped ;
  672. ; G1_MODE ; BYPASS ; Untyped ;
  673. ; G2_MODE ; BYPASS ; Untyped ;
  674. ; G3_MODE ; BYPASS ; Untyped ;
  675. ; E0_MODE ; BYPASS ; Untyped ;
  676. ; E1_MODE ; BYPASS ; Untyped ;
  677. ; E2_MODE ; BYPASS ; Untyped ;
  678. ; E3_MODE ; BYPASS ; Untyped ;
  679. ; L0_PH ; 0 ; Untyped ;
  680. ; L1_PH ; 0 ; Untyped ;
  681. ; G0_PH ; 0 ; Untyped ;
  682. ; G1_PH ; 0 ; Untyped ;
  683. ; G2_PH ; 0 ; Untyped ;
  684. ; G3_PH ; 0 ; Untyped ;
  685. ; E0_PH ; 0 ; Untyped ;
  686. ; E1_PH ; 0 ; Untyped ;
  687. ; E2_PH ; 0 ; Untyped ;
  688. ; E3_PH ; 0 ; Untyped ;
  689. ; M_PH ; 0 ; Untyped ;
  690. ; C1_USE_CASC_IN ; OFF ; Untyped ;
  691. ; C2_USE_CASC_IN ; OFF ; Untyped ;
  692. ; C3_USE_CASC_IN ; OFF ; Untyped ;
  693. ; C4_USE_CASC_IN ; OFF ; Untyped ;
  694. ; C5_USE_CASC_IN ; OFF ; Untyped ;
  695. ; C6_USE_CASC_IN ; OFF ; Untyped ;
  696. ; C7_USE_CASC_IN ; OFF ; Untyped ;
  697. ; C8_USE_CASC_IN ; OFF ; Untyped ;
  698. ; C9_USE_CASC_IN ; OFF ; Untyped ;
  699. ; CLK0_COUNTER ; G0 ; Untyped ;
  700. ; CLK1_COUNTER ; G0 ; Untyped ;
  701. ; CLK2_COUNTER ; G0 ; Untyped ;
  702. ; CLK3_COUNTER ; G0 ; Untyped ;
  703. ; CLK4_COUNTER ; G0 ; Untyped ;
  704. ; CLK5_COUNTER ; G0 ; Untyped ;
  705. ; CLK6_COUNTER ; E0 ; Untyped ;
  706. ; CLK7_COUNTER ; E1 ; Untyped ;
  707. ; CLK8_COUNTER ; E2 ; Untyped ;
  708. ; CLK9_COUNTER ; E3 ; Untyped ;
  709. ; L0_TIME_DELAY ; 0 ; Untyped ;
  710. ; L1_TIME_DELAY ; 0 ; Untyped ;
  711. ; G0_TIME_DELAY ; 0 ; Untyped ;
  712. ; G1_TIME_DELAY ; 0 ; Untyped ;
  713. ; G2_TIME_DELAY ; 0 ; Untyped ;
  714. ; G3_TIME_DELAY ; 0 ; Untyped ;
  715. ; E0_TIME_DELAY ; 0 ; Untyped ;
  716. ; E1_TIME_DELAY ; 0 ; Untyped ;
  717. ; E2_TIME_DELAY ; 0 ; Untyped ;
  718. ; E3_TIME_DELAY ; 0 ; Untyped ;
  719. ; M_TIME_DELAY ; 0 ; Untyped ;
  720. ; N_TIME_DELAY ; 0 ; Untyped ;
  721. ; EXTCLK3_COUNTER ; E3 ; Untyped ;
  722. ; EXTCLK2_COUNTER ; E2 ; Untyped ;
  723. ; EXTCLK1_COUNTER ; E1 ; Untyped ;
  724. ; EXTCLK0_COUNTER ; E0 ; Untyped ;
  725. ; ENABLE0_COUNTER ; L0 ; Untyped ;
  726. ; ENABLE1_COUNTER ; L0 ; Untyped ;
  727. ; CHARGE_PUMP_CURRENT ; 2 ; Untyped ;
  728. ; LOOP_FILTER_R ; 1.000000 ; Untyped ;
  729. ; LOOP_FILTER_C ; 5 ; Untyped ;
  730. ; CHARGE_PUMP_CURRENT_BITS ; 9999 ; Untyped ;
  731. ; LOOP_FILTER_R_BITS ; 9999 ; Untyped ;
  732. ; LOOP_FILTER_C_BITS ; 9999 ; Untyped ;
  733. ; VCO_POST_SCALE ; 0 ; Untyped ;
  734. ; CLK2_OUTPUT_FREQUENCY ; 0 ; Untyped ;
  735. ; CLK1_OUTPUT_FREQUENCY ; 0 ; Untyped ;
  736. ; CLK0_OUTPUT_FREQUENCY ; 0 ; Untyped ;
  737. ; INTENDED_DEVICE_FAMILY ; Cyclone IV E ; Untyped ;
  738. ; PORT_CLKENA0 ; PORT_CONNECTIVITY ; Untyped ;
  739. ; PORT_CLKENA1 ; PORT_CONNECTIVITY ; Untyped ;
  740. ; PORT_CLKENA2 ; PORT_CONNECTIVITY ; Untyped ;
  741. ; PORT_CLKENA3 ; PORT_CONNECTIVITY ; Untyped ;
  742. ; PORT_CLKENA4 ; PORT_CONNECTIVITY ; Untyped ;
  743. ; PORT_CLKENA5 ; PORT_CONNECTIVITY ; Untyped ;
  744. ; PORT_EXTCLKENA0 ; PORT_CONNECTIVITY ; Untyped ;
  745. ; PORT_EXTCLKENA1 ; PORT_CONNECTIVITY ; Untyped ;
  746. ; PORT_EXTCLKENA2 ; PORT_CONNECTIVITY ; Untyped ;
  747. ; PORT_EXTCLKENA3 ; PORT_CONNECTIVITY ; Untyped ;
  748. ; PORT_EXTCLK0 ; PORT_CONNECTIVITY ; Untyped ;
  749. ; PORT_EXTCLK1 ; PORT_CONNECTIVITY ; Untyped ;
  750. ; PORT_EXTCLK2 ; PORT_CONNECTIVITY ; Untyped ;
  751. ; PORT_EXTCLK3 ; PORT_CONNECTIVITY ; Untyped ;
  752. ; PORT_CLKBAD0 ; PORT_CONNECTIVITY ; Untyped ;
  753. ; PORT_CLKBAD1 ; PORT_CONNECTIVITY ; Untyped ;
  754. ; PORT_CLK0 ; PORT_USED ; Untyped ;
  755. ; PORT_CLK1 ; PORT_UNUSED ; Untyped ;
  756. ; PORT_CLK2 ; PORT_UNUSED ; Untyped ;
  757. ; PORT_CLK3 ; PORT_USED ; Untyped ;
  758. ; PORT_CLK4 ; PORT_UNUSED ; Untyped ;
  759. ; PORT_CLK5 ; PORT_CONNECTIVITY ; Untyped ;
  760. ; PORT_CLK6 ; PORT_UNUSED ; Untyped ;
  761. ; PORT_CLK7 ; PORT_UNUSED ; Untyped ;
  762. ; PORT_CLK8 ; PORT_UNUSED ; Untyped ;
  763. ; PORT_CLK9 ; PORT_UNUSED ; Untyped ;
  764. ; PORT_SCANDATA ; PORT_CONNECTIVITY ; Untyped ;
  765. ; PORT_SCANDATAOUT ; PORT_CONNECTIVITY ; Untyped ;
  766. ; PORT_SCANDONE ; PORT_CONNECTIVITY ; Untyped ;
  767. ; PORT_SCLKOUT1 ; PORT_CONNECTIVITY ; Untyped ;
  768. ; PORT_SCLKOUT0 ; PORT_CONNECTIVITY ; Untyped ;
  769. ; PORT_ACTIVECLOCK ; PORT_CONNECTIVITY ; Untyped ;
  770. ; PORT_CLKLOSS ; PORT_CONNECTIVITY ; Untyped ;
  771. ; PORT_INCLK1 ; PORT_CONNECTIVITY ; Untyped ;
  772. ; PORT_INCLK0 ; PORT_USED ; Untyped ;
  773. ; PORT_FBIN ; PORT_CONNECTIVITY ; Untyped ;
  774. ; PORT_PLLENA ; PORT_CONNECTIVITY ; Untyped ;
  775. ; PORT_CLKSWITCH ; PORT_CONNECTIVITY ; Untyped ;
  776. ; PORT_ARESET ; PORT_USED ; Untyped ;
  777. ; PORT_PFDENA ; PORT_CONNECTIVITY ; Untyped ;
  778. ; PORT_SCANCLK ; PORT_CONNECTIVITY ; Untyped ;
  779. ; PORT_SCANACLR ; PORT_CONNECTIVITY ; Untyped ;
  780. ; PORT_SCANREAD ; PORT_CONNECTIVITY ; Untyped ;
  781. ; PORT_SCANWRITE ; PORT_CONNECTIVITY ; Untyped ;
  782. ; PORT_ENABLE0 ; PORT_CONNECTIVITY ; Untyped ;
  783. ; PORT_ENABLE1 ; PORT_CONNECTIVITY ; Untyped ;
  784. ; PORT_LOCKED ; PORT_USED ; Untyped ;
  785. ; PORT_CONFIGUPDATE ; PORT_CONNECTIVITY ; Untyped ;
  786. ; PORT_FBOUT ; PORT_CONNECTIVITY ; Untyped ;
  787. ; PORT_PHASEDONE ; PORT_CONNECTIVITY ; Untyped ;
  788. ; PORT_PHASESTEP ; PORT_CONNECTIVITY ; Untyped ;
  789. ; PORT_PHASEUPDOWN ; PORT_CONNECTIVITY ; Untyped ;
  790. ; PORT_SCANCLKENA ; PORT_CONNECTIVITY ; Untyped ;
  791. ; PORT_PHASECOUNTERSELECT ; PORT_CONNECTIVITY ; Untyped ;
  792. ; PORT_VCOOVERRANGE ; PORT_CONNECTIVITY ; Untyped ;
  793. ; PORT_VCOUNDERRANGE ; PORT_CONNECTIVITY ; Untyped ;
  794. ; M_TEST_SOURCE ; 5 ; Untyped ;
  795. ; C0_TEST_SOURCE ; 5 ; Untyped ;
  796. ; C1_TEST_SOURCE ; 5 ; Untyped ;
  797. ; C2_TEST_SOURCE ; 5 ; Untyped ;
  798. ; C3_TEST_SOURCE ; 5 ; Untyped ;
  799. ; C4_TEST_SOURCE ; 5 ; Untyped ;
  800. ; C5_TEST_SOURCE ; 5 ; Untyped ;
  801. ; C6_TEST_SOURCE ; 5 ; Untyped ;
  802. ; C7_TEST_SOURCE ; 5 ; Untyped ;
  803. ; C8_TEST_SOURCE ; 5 ; Untyped ;
  804. ; C9_TEST_SOURCE ; 5 ; Untyped ;
  805. ; CBXI_PARAMETER ; altpll_9g32 ; Untyped ;
  806. ; VCO_FREQUENCY_CONTROL ; AUTO ; Untyped ;
  807. ; VCO_PHASE_SHIFT_STEP ; 0 ; Untyped ;
  808. ; WIDTH_CLOCK ; 5 ; Signed Integer ;
  809. ; WIDTH_PHASECOUNTERSELECT ; 3 ; Signed Integer ;
  810. ; USING_FBMIMICBIDIR_PORT ; OFF ; Untyped ;
  811. ; DEVICE_FAMILY ; Cyclone IV E ; Untyped ;
  812. ; SCAN_CHAIN_MIF_FILE ; UNUSED ; Untyped ;
  813. ; SIM_GATE_LOCK_DEVICE_BEHAVIOR ; OFF ; Untyped ;
  814. ; AUTO_CARRY_CHAINS ; ON ; AUTO_CARRY ;
  815. ; IGNORE_CARRY_BUFFERS ; OFF ; IGNORE_CARRY ;
  816. ; AUTO_CASCADE_CHAINS ; ON ; AUTO_CASCADE ;
  817. ; IGNORE_CASCADE_BUFFERS ; OFF ; IGNORE_CASCADE ;
  818. +-------------------------------+-------------------+----------------+
  819. Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
  820. +----------------------------------------------------------------------+
  821. ; Parameter Settings for User Entity Instance: alta_gclksw:gclksw_inst ;
  822. +----------------+-------+---------------------------------------------+
  823. ; Parameter Name ; Value ; Type ;
  824. +----------------+-------+---------------------------------------------+
  825. ; coord_x ; 0 ; Signed Integer ;
  826. ; coord_y ; 0 ; Signed Integer ;
  827. ; coord_z ; 0 ; Signed Integer ;
  828. ; ENA_REG_MODE ; 0 ; Unsigned Binary ;
  829. +----------------+-------+---------------------------------------------+
  830. Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
  831. +-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  832. ; Partition "rv32" Resource Utilization by Entity ;
  833. +----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+---------------------------+--------------+
  834. ; Compilation Hierarchy Node ; LC Combinationals ; LC Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ; Library Name ;
  835. +----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+---------------------------+--------------+
  836. ; |fpga_boot ; 1 (0) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |fpga_boot ; work ;
  837. ; |alta_rv32:rv32| ; 1 (1) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |fpga_boot|alta_rv32:rv32 ; work ;
  838. +----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+---------------------------+--------------+
  839. Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
  840. +-------------------------------------------------------------+
  841. ; Parameter Settings for User Entity Instance: alta_rv32:rv32 ;
  842. +----------------+-------+------------------------------------+
  843. ; Parameter Name ; Value ; Type ;
  844. +----------------+-------+------------------------------------+
  845. ; coord_x ; 0 ; Signed Integer ;
  846. ; coord_y ; 0 ; Signed Integer ;
  847. ; coord_z ; 0 ; Signed Integer ;
  848. +----------------+-------+------------------------------------+
  849. Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".
  850. +--------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
  851. ; Port Connectivity Checks: "alta_rv32:rv32" ;
  852. +-------------------------+------------------+----------+------------------------------------------------------------------------------------------------------------------+
  853. ; Port ; Type ; Severity ; Details ;
  854. +-------------------------+------------------+----------+------------------------------------------------------------------------------------------------------------------+
  855. ; ext_resetn ; Partition Input ; Warning ; Stuck at VCC. Constants will not propagate across partition boundaries ;
  856. ; test_mode ; Partition Input ; Warning ; Stuck at GND. Constants will not propagate across partition boundaries ;
  857. ; usb0_xcvr_clk ; Partition Input ; Warning ; Stuck at VCC. Constants will not propagate across partition boundaries ;
  858. ; usb0_id ; Partition Input ; Warning ; Stuck at VCC. Constants will not propagate across partition boundaries ;
  859. ; sys_ctrl_hseEnable ; Partition Output ; Info ; Explicitly unconnected ;
  860. ; sys_ctrl_hseBypass ; Partition Output ; Info ; Explicitly unconnected ;
  861. ; sys_ctrl_sleep ; Partition Output ; Info ; Explicitly unconnected ;
  862. ; sys_ctrl_standby ; Partition Output ; Info ; Explicitly unconnected ;
  863. ; dmactive ; Partition Output ; Info ; Explicitly unconnected ;
  864. ; swj_JTAGNSW ; Partition Output ; Info ; Explicitly unconnected ;
  865. ; swj_JTAGSTATE ; Partition Output ; Info ; Explicitly unconnected ;
  866. ; swj_JTAGIR ; Partition Output ; Info ; Explicitly unconnected ;
  867. ; ext_int ; Partition Input ; Warning ; Stuck at GND. Constants will not propagate across partition boundaries ;
  868. ; gpio0_io_in ; Partition Input ; Warning ; Stuck at GND. Constants will not propagate across partition boundaries ;
  869. ; gpio0_io_out_data ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  870. ; gpio0_io_out_en ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  871. ; gpio1_io_in ; Partition Input ; Warning ; Stuck at GND. Constants will not propagate across partition boundaries ;
  872. ; gpio2_io_in ; Partition Input ; Warning ; Stuck at GND. Constants will not propagate across partition boundaries ;
  873. ; gpio3_io_out_data ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  874. ; gpio3_io_out_en ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  875. ; gpio4_io_out_data ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  876. ; gpio4_io_out_en ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  877. ; gpio5_io_out_data ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  878. ; gpio5_io_out_en ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  879. ; gpio6_io_out_data[7] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  880. ; gpio6_io_out_data[5] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  881. ; gpio6_io_out_data[3] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  882. ; gpio6_io_out_data[1] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  883. ; gpio6_io_out_en[7] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  884. ; gpio6_io_out_en[5] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  885. ; gpio6_io_out_en[3] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  886. ; gpio6_io_out_en[1] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  887. ; gpio7_io_out_data[5..0] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  888. ; gpio7_io_out_data[7] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  889. ; gpio7_io_out_en[5..0] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  890. ; gpio7_io_out_en[7] ; Partition Output ; Warning ; Connected to dangling logic. Logic connected to a dangling partition output or bidir will not be optimized away. ;
  891. ; gpio8_io_in ; Partition Input ; Warning ; Stuck at GND. Constants will not propagate across partition boundaries ;
  892. +-------------------------+------------------+----------+------------------------------------------------------------------------------------------------------------------+
  893. +-----------------------------------------------------------------------------------------------------------+
  894. ; Port Connectivity Checks: "boot_ip:macro_inst" ;
  895. +---------------------+---------+------------------+--------------------------------------------------------+
  896. ; Port ; Type ; Severity ; Details ;
  897. +---------------------+---------+------------------+--------------------------------------------------------+
  898. ; SIM_CLK ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  899. ; SIM_IO ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  900. ; SIM_IO_12 ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  901. ; SIM_IO_13 ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  902. ; SIM_IO_14 ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  903. ; SIM_IO_15 ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  904. ; uart14_rx ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  905. ; uart14_tx ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  906. ; uart15_rx ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  907. ; uart15_tx ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  908. ; gpio_int_g0_in ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  909. ; gpio_int_g1_in ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  910. ; rxd_12_ip_in ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  911. ; rxd_13_ip_in ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  912. ; rxd_14_ip_in ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  913. ; rxd_15_ip_in ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  914. ; txd_12_ip_out_data ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  915. ; txd_12_ip_out_en ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  916. ; txd_13_ip_out_data ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  917. ; txd_13_ip_out_en ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  918. ; txd_14_ip_out_data ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  919. ; txd_14_ip_out_en ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  920. ; txd_15_ip_out_data ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  921. ; txd_15_ip_out_en ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  922. ; txen_12_ip_out_data ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  923. ; txen_12_ip_out_en ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  924. ; txen_13_ip_out_data ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  925. ; txen_13_ip_out_en ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  926. ; txen_14_ip_out_data ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  927. ; txen_14_ip_out_en ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  928. ; txen_15_ip_out_data ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  929. ; txen_15_ip_out_en ; Unknown ; Critical Warning ; Named port was not declared by the instantiated entity ;
  930. +---------------------+---------+------------------+--------------------------------------------------------+
  931. +-----------------------------------------------------+
  932. ; Port Connectivity Checks: "alta_gclksw:gclksw_inst" ;
  933. +--------+-------+----------+-------------------------+
  934. ; Port ; Type ; Severity ; Details ;
  935. +--------+-------+----------+-------------------------+
  936. ; ena ; Input ; Info ; Stuck at VCC ;
  937. ; clkin3 ; Input ; Info ; Explicitly unconnected ;
  938. +--------+-------+----------+-------------------------+
  939. +-------------------------------+
  940. ; Analysis & Synthesis Messages ;
  941. +-------------------------------+
  942. Info: *******************************************************************
  943. Info: Running Quartus II 64-Bit Analysis & Synthesis
  944. Info: Version 13.0.0 Build 156 04/24/2013 SJ Full Version
  945. Info: Processing started: Tue Jul 29 15:13:28 2025
  946. Info: Command: quartus_map --read_settings_files=on --write_settings_files=off fpga_boot -c fpga_boot
  947. Info (11104): Parallel Compilation has detected 8 hyper-threaded processors. However, the extra hyper-threaded processors will not be used by default. Parallel Compilation will use 4 of the 4 physical processors detected instead.
  948. Info (12021): Found 1 design units, including 1 entities, in source file fpga_boot.v
  949. Info (12023): Found entity 1: fpga_boot
  950. Info (12021): Found 1 design units, including 1 entities, in source file boot_ip.v
  951. Info (12023): Found entity 1: boot_ip
  952. Info (12021): Found 57 design units, including 57 entities, in source file c:/users/zzz17/.platformio/packages/tool-agrv_logic/etc/arch/rodinia/alta_sim.v
  953. Info (12023): Found entity 1: alta_slice
  954. Info (12023): Found entity 2: alta_clkenctrl_rst
  955. Info (12023): Found entity 3: alta_clkenctrl
  956. Info (12023): Found entity 4: alta_asyncctrl
  957. Info (12023): Found entity 5: alta_syncctrl
  958. Info (12023): Found entity 6: alta_io_gclk
  959. Info (12023): Found entity 7: alta_gclksel
  960. Info (12023): Found entity 8: alta_gclkgen
  961. Info (12023): Found entity 9: alta_gclkgen0
  962. Info (12023): Found entity 10: alta_gclkgen2
  963. Info (12023): Found entity 11: alta_io
  964. Info (12023): Found entity 12: alta_rio
  965. Info (12023): Found entity 13: alta_srff
  966. Info (12023): Found entity 14: alta_dff
  967. Info (12023): Found entity 15: alta_ufm_gddd
  968. Info (12023): Found entity 16: alta_dff_stall
  969. Info (12023): Found entity 17: alta_srlat
  970. Info (12023): Found entity 18: alta_dio
  971. Info (12023): Found entity 19: alta_indel
  972. Info (12023): Found entity 20: alta_dpclkdel
  973. Info (12023): Found entity 21: alta_ufms
  974. Info (12023): Found entity 22: alta_ufms_sim
  975. Info (12023): Found entity 23: alta_pll
  976. Info (12023): Found entity 24: alta_pllx
  977. Info (12023): Found entity 25: pll_clk_trim
  978. Info (12023): Found entity 26: alta_pllv
  979. Info (12023): Found entity 27: alta_pllve
  980. Info (12023): Found entity 28: alta_sram
  981. Info (12023): Found entity 29: alta_dpram16x4
  982. Info (12023): Found entity 30: alta_spram16x4
  983. Info (12023): Found entity 31: alta_wram
  984. Info (12023): Found entity 32: alta_bram_pulse_generator
  985. Info (12023): Found entity 33: alta_bram
  986. Info (12023): Found entity 34: alta_boot
  987. Info (12023): Found entity 35: alta_osc
  988. Info (12023): Found entity 36: alta_ufml
  989. Info (12023): Found entity 37: alta_jtag
  990. Info (12023): Found entity 38: alta_mult
  991. Info (12023): Found entity 39: alta_dff_en
  992. Info (12023): Found entity 40: alta_multm_add
  993. Info (12023): Found entity 41: alta_multm
  994. Info (12023): Found entity 42: alta_i2c
  995. Info (12023): Found entity 43: alta_spi
  996. Info (12023): Found entity 44: alta_irda
  997. Info (12023): Found entity 45: alta_bram9k
  998. Info (12023): Found entity 46: alta_mcu
  999. Info (12023): Found entity 47: alta_mcu_m3
  1000. Info (12023): Found entity 48: alta_remote
  1001. Info (12023): Found entity 49: alta_saradc
  1002. Info (12023): Found entity 50: alta_gclksw
  1003. Info (12023): Found entity 51: alta_rv32
  1004. Info (12023): Found entity 52: alta_mipi_clk
  1005. Info (12023): Found entity 53: alta_adc
  1006. Info (12023): Found entity 54: alta_dac
  1007. Info (12023): Found entity 55: alta_cmp
  1008. Info (12023): Found entity 56: alta_ram4k
  1009. Info (12023): Found entity 57: alta_ram9k
  1010. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(145): created implicit net for "PIN_32_in"
  1011. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(148): created implicit net for "PIN_33_in"
  1012. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(156): created implicit net for "PIN_35_in"
  1013. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(164): created implicit net for "PIN_38_in"
  1014. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(182): created implicit net for "PIN_48_in"
  1015. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(253): created implicit net for "PIN_95_in"
  1016. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(261): created implicit net for "PIN_97_in"
  1017. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(264): created implicit net for "PIN_98_in"
  1018. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(270): created implicit net for "PIN_HSE_in"
  1019. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(273): created implicit net for "PIN_HSI_in"
  1020. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(276): created implicit net for "PIN_OSC_in"
  1021. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(399): created implicit net for "usb0_xcvr_clk"
  1022. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(418): created implicit net for "bus_clk"
  1023. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(431): created implicit net for "sys_clk"
  1024. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(489): created implicit net for "gpio_int_g0_in__5__"
  1025. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(489): created implicit net for "gpio_int_g0_in__4__"
  1026. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(489): created implicit net for "gpio_int_g0_in__3__"
  1027. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(489): created implicit net for "gpio_int_g0_in__2__"
  1028. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(489): created implicit net for "gpio_int_g0_in__1__"
  1029. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(489): created implicit net for "gpio_int_g0_in__0__"
  1030. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(490): created implicit net for "gpio_int_g1_in__5__"
  1031. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(490): created implicit net for "gpio_int_g1_in__4__"
  1032. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(490): created implicit net for "gpio_int_g1_in__3__"
  1033. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(490): created implicit net for "gpio_int_g1_in__2__"
  1034. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(490): created implicit net for "gpio_int_g1_in__1__"
  1035. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(490): created implicit net for "gpio_int_g1_in__0__"
  1036. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(491): created implicit net for "rxd_12_ip_in"
  1037. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(492): created implicit net for "rxd_13_ip_in"
  1038. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(493): created implicit net for "rxd_14_ip_in"
  1039. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(494): created implicit net for "rxd_15_ip_in"
  1040. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(495): created implicit net for "txd_12_ip_out_data"
  1041. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(496): created implicit net for "txd_12_ip_out_en"
  1042. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(497): created implicit net for "txd_13_ip_out_data"
  1043. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(498): created implicit net for "txd_13_ip_out_en"
  1044. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(499): created implicit net for "txd_14_ip_out_data"
  1045. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(500): created implicit net for "txd_14_ip_out_en"
  1046. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(501): created implicit net for "txd_15_ip_out_data"
  1047. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(502): created implicit net for "txd_15_ip_out_en"
  1048. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(503): created implicit net for "txen_12_ip_out_data"
  1049. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(504): created implicit net for "txen_12_ip_out_en"
  1050. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(505): created implicit net for "txen_13_ip_out_data"
  1051. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(506): created implicit net for "txen_13_ip_out_en"
  1052. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(507): created implicit net for "txen_14_ip_out_data"
  1053. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(508): created implicit net for "txen_14_ip_out_en"
  1054. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(509): created implicit net for "txen_15_ip_out_data"
  1055. Warning (10236): Verilog HDL Implicit Net warning at fpga_boot.v(510): created implicit net for "txen_15_ip_out_en"
  1056. Warning (10236): Verilog HDL Implicit Net warning at alta_sim.v(180): created implicit net for "ena_reg"
  1057. Warning (10236): Verilog HDL Implicit Net warning at alta_sim.v(204): created implicit net for "ena_int"
  1058. Warning (10236): Verilog HDL Implicit Net warning at alta_sim.v(205): created implicit net for "ena_reg"
  1059. Warning (10236): Verilog HDL Implicit Net warning at alta_sim.v(476): created implicit net for "outreg_h"
  1060. Warning (10236): Verilog HDL Implicit Net warning at alta_sim.v(477): created implicit net for "outreg_l"
  1061. Warning (10236): Verilog HDL Implicit Net warning at alta_sim.v(485): created implicit net for "oe_reg_h"
  1062. Warning (10236): Verilog HDL Implicit Net warning at alta_sim.v(486): created implicit net for "oe_reg_l"
  1063. Warning (10236): Verilog HDL Implicit Net warning at alta_sim.v(2758): created implicit net for "dffOut"
  1064. Warning (10222): Verilog HDL Parameter Declaration warning at alta_sim.v(2428): Parameter Declaration in module "alta_bram_pulse_generator" behaves as a Local Parameter Declaration because the module has a Module Parameter Port List
  1065. Info (12127): Elaborating entity "fpga_boot" for the top level hierarchy
  1066. Warning (10036): Verilog HDL or VHDL warning at fpga_boot.v(276): object "PIN_OSC_in" assigned a value but never read
  1067. Info (12128): Elaborating entity "altpll" for hierarchy "altpll:pll_inst"
  1068. Info (12130): Elaborated megafunction instantiation "altpll:pll_inst"
  1069. Info (12133): Instantiated megafunction "altpll:pll_inst" with the following parameter:
  1070. Info (12134): Parameter "bandwidth_type" = "AUTO"
  1071. Info (12134): Parameter "clk0_divide_by" = "4"
  1072. Info (12134): Parameter "clk0_multiply_by" = "120"
  1073. Info (12134): Parameter "clk0_phase_shift" = "0"
  1074. Info (12134): Parameter "clk1_divide_by" = "4"
  1075. Info (12134): Parameter "clk1_multiply_by" = "120"
  1076. Info (12134): Parameter "clk1_phase_shift" = "0"
  1077. Info (12134): Parameter "clk2_divide_by" = "4"
  1078. Info (12134): Parameter "clk2_multiply_by" = "120"
  1079. Info (12134): Parameter "clk2_phase_shift" = "0"
  1080. Info (12134): Parameter "clk3_divide_by" = "8"
  1081. Info (12134): Parameter "clk3_multiply_by" = "120"
  1082. Info (12134): Parameter "clk3_phase_shift" = "0"
  1083. Info (12134): Parameter "clk4_divide_by" = "4"
  1084. Info (12134): Parameter "clk4_multiply_by" = "120"
  1085. Info (12134): Parameter "clk4_phase_shift" = "0"
  1086. Info (12134): Parameter "compensate_clock" = "CLK0"
  1087. Info (12134): Parameter "inclk0_input_frequency" = "125000"
  1088. Info (12134): Parameter "lpm_type" = "altpll"
  1089. Info (12134): Parameter "operation_mode" = "NORMAL"
  1090. Info (12134): Parameter "pll_type" = "AUTO"
  1091. Info (12134): Parameter "intended_device_family" = "Cyclone IV E"
  1092. Info (12134): Parameter "port_areset" = "PORT_USED"
  1093. Info (12134): Parameter "port_inclk0" = "PORT_USED"
  1094. Info (12134): Parameter "port_locked" = "PORT_USED"
  1095. Info (12134): Parameter "port_clk0" = "PORT_USED"
  1096. Info (12134): Parameter "port_clk1" = "PORT_UNUSED"
  1097. Info (12134): Parameter "port_clk2" = "PORT_UNUSED"
  1098. Info (12134): Parameter "port_clk3" = "PORT_USED"
  1099. Info (12134): Parameter "port_clk4" = "PORT_UNUSED"
  1100. Info (12134): Parameter "width_clock" = "5"
  1101. Info (12134): Parameter "width_phasecounterselect" = "3"
  1102. Info (12021): Found 1 design units, including 1 entities, in source file db/altpll_9g32.tdf
  1103. Info (12023): Found entity 1: altpll_9g32
  1104. Info (12128): Elaborating entity "altpll_9g32" for hierarchy "altpll:pll_inst|altpll_9g32:auto_generated"
  1105. Info (12128): Elaborating entity "alta_gclksw" for hierarchy "alta_gclksw:gclksw_inst"
  1106. Info (12128): Elaborating entity "boot_ip" for hierarchy "boot_ip:macro_inst"
  1107. Info (12128): Elaborating entity "alta_rv32" for hierarchy "alta_rv32:rv32"
  1108. Warning (10034): Output port "gpio0_io_out_data" at alta_sim.v(3739) has no driver
  1109. Warning (10034): Output port "gpio0_io_out_en" at alta_sim.v(3740) has no driver
  1110. Warning (10034): Output port "gpio1_io_out_data" at alta_sim.v(3742) has no driver
  1111. Warning (10034): Output port "gpio1_io_out_en" at alta_sim.v(3743) has no driver
  1112. Warning (10034): Output port "gpio2_io_out_data" at alta_sim.v(3753) has no driver
  1113. Warning (10034): Output port "gpio2_io_out_en" at alta_sim.v(3754) has no driver
  1114. Warning (10034): Output port "gpio3_io_out_data" at alta_sim.v(3756) has no driver
  1115. Warning (10034): Output port "gpio3_io_out_en" at alta_sim.v(3757) has no driver
  1116. Warning (10034): Output port "gpio4_io_out_data" at alta_sim.v(3759) has no driver
  1117. Warning (10034): Output port "gpio4_io_out_en" at alta_sim.v(3760) has no driver
  1118. Warning (10034): Output port "gpio5_io_out_data" at alta_sim.v(3762) has no driver
  1119. Warning (10034): Output port "gpio5_io_out_en" at alta_sim.v(3763) has no driver
  1120. Warning (10034): Output port "gpio6_io_out_data" at alta_sim.v(3765) has no driver
  1121. Warning (10034): Output port "gpio6_io_out_en" at alta_sim.v(3766) has no driver
  1122. Warning (10034): Output port "gpio7_io_out_data" at alta_sim.v(3768) has no driver
  1123. Warning (10034): Output port "gpio7_io_out_en" at alta_sim.v(3769) has no driver
  1124. Warning (10034): Output port "gpio8_io_out_data" at alta_sim.v(3771) has no driver
  1125. Warning (10034): Output port "gpio8_io_out_en" at alta_sim.v(3772) has no driver
  1126. Warning (10034): Output port "gpio9_io_out_data" at alta_sim.v(3774) has no driver
  1127. Warning (10034): Output port "gpio9_io_out_en" at alta_sim.v(3775) has no driver
  1128. Warning (10034): Output port "swj_JTAGSTATE" at alta_sim.v(3780) has no driver
  1129. Warning (10034): Output port "swj_JTAGIR" at alta_sim.v(3781) has no driver
  1130. Warning (10034): Output port "dmactive" at alta_sim.v(3778) has no driver
  1131. Warning (10034): Output port "swj_JTAGNSW" at alta_sim.v(3779) has no driver
  1132. Error (12002): Port "SIM_CLK" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1133. Error (12002): Port "SIM_IO" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1134. Error (12002): Port "SIM_IO_12" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1135. Error (12002): Port "SIM_IO_13" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1136. Error (12002): Port "SIM_IO_14" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1137. Error (12002): Port "SIM_IO_15" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1138. Error (12002): Port "gpio_int_g0_in" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1139. Error (12002): Port "gpio_int_g1_in" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1140. Error (12002): Port "rxd_12_ip_in" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1141. Error (12002): Port "rxd_13_ip_in" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1142. Error (12002): Port "rxd_14_ip_in" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1143. Error (12002): Port "rxd_15_ip_in" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1144. Error (12002): Port "txd_12_ip_out_data" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1145. Error (12002): Port "txd_12_ip_out_en" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1146. Error (12002): Port "txd_13_ip_out_data" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1147. Error (12002): Port "txd_13_ip_out_en" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1148. Error (12002): Port "txd_14_ip_out_data" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1149. Error (12002): Port "txd_14_ip_out_en" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1150. Error (12002): Port "txd_15_ip_out_data" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1151. Error (12002): Port "txd_15_ip_out_en" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1152. Error (12002): Port "txen_12_ip_out_data" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1153. Error (12002): Port "txen_12_ip_out_en" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1154. Error (12002): Port "txen_13_ip_out_data" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1155. Error (12002): Port "txen_13_ip_out_en" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1156. Error (12002): Port "txen_14_ip_out_data" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1157. Error (12002): Port "txen_14_ip_out_en" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1158. Error (12002): Port "txen_15_ip_out_data" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1159. Error (12002): Port "txen_15_ip_out_en" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1160. Error (12002): Port "uart14_rx" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1161. Error (12002): Port "uart14_tx" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1162. Error (12002): Port "uart15_rx" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1163. Error (12002): Port "uart15_tx" does not exist in macrofunction "macro_inst" File: D:/LYW/NEW_DECODE/2006_boot/logic/fpga_boot.v Line: 543
  1164. Warning (12241): 2 hierarchies have connectivity warnings - see the Connectivity Checks report folder
  1165. Info (144001): Generated suppressed messages file D:/LYW/NEW_DECODE/2006_boot/logic/quartus_logs/fpga_boot.map.smsg
  1166. Error: Quartus II 64-Bit Analysis & Synthesis was unsuccessful. 32 errors, 81 warnings
  1167. Error: Peak virtual memory: 4580 megabytes
  1168. Error: Processing ended: Tue Jul 29 15:13:29 2025
  1169. Error: Elapsed time: 00:00:01
  1170. Error: Total CPU time (on all processors): 00:00:01
  1171. +------------------------------------------+
  1172. ; Analysis & Synthesis Suppressed Messages ;
  1173. +------------------------------------------+
  1174. The suppressed messages can be found in D:/LYW/NEW_DECODE/2006_boot/logic/quartus_logs/fpga_boot.map.smsg.