| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158 |
- Flow report for test_uart
- Tue Jul 15 16:27:16 2025
- Quartus II 64-Bit Version 13.0.0 Build 156 04/24/2013 SJ Full Version
- ---------------------
- ; Table of Contents ;
- ---------------------
- 1. Legal Notice
- 2. Flow Summary
- 3. Flow Settings
- 4. Flow Non-Default Global Settings
- 5. Flow Elapsed Time
- 6. Flow OS Summary
- 7. Flow Log
- 8. Flow Messages
- 9. Flow Suppressed Messages
- ----------------
- ; Legal Notice ;
- ----------------
- Copyright (C) 1991-2013 Altera Corporation
- Your use of Altera Corporation's design tools, logic functions
- and other software and tools, and its AMPP partner logic
- functions, and any output files from any of the foregoing
- (including device programming or simulation files), and any
- associated documentation or information are expressly subject
- to the terms and conditions of the Altera Program License
- Subscription Agreement, Altera MegaCore Function License
- Agreement, or other applicable license agreement, including,
- without limitation, that your use is for the sole purpose of
- programming logic devices manufactured by Altera and sold by
- Altera or its authorized distributors. Please refer to the
- applicable agreement for further details.
- +----------------------------------------------------------------------------------+
- ; Flow Summary ;
- +------------------------------------+---------------------------------------------+
- ; Flow Status ; Successful - Tue Jul 15 16:27:16 2025 ;
- ; Quartus II 64-Bit Version ; 13.0.0 Build 156 04/24/2013 SJ Full Version ;
- ; Revision Name ; test_uart ;
- ; Top-level Entity Name ; test_uart ;
- ; Family ; Cyclone IV E ;
- ; Device ; EP4CE75F29C8 ;
- ; Timing Models ; Final ;
- ; Total logic elements ; 2,083 / 75,408 ( 3 % ) ;
- ; Total combinational functions ; 1,891 / 75,408 ( 3 % ) ;
- ; Dedicated logic registers ; 1,303 / 75,408 ( 2 % ) ;
- ; Total registers ; 1303 ;
- ; Total pins ; 58 / 427 ( 14 % ) ;
- ; Total virtual pins ; 1 ;
- ; Total memory bits ; 0 / 2,810,880 ( 0 % ) ;
- ; Embedded Multiplier 9-bit elements ; 0 / 400 ( 0 % ) ;
- ; Total PLLs ; 1 / 4 ( 25 % ) ;
- +------------------------------------+---------------------------------------------+
- +-----------------------------------------+
- ; Flow Settings ;
- +-------------------+---------------------+
- ; Option ; Setting ;
- +-------------------+---------------------+
- ; Start date & time ; 07/15/2025 16:26:00 ;
- ; Main task ; Compilation ;
- ; Revision Name ; test_uart ;
- +-------------------+---------------------+
- +------------------------------------------------------------------------------------------------------------------------------------+
- ; Flow Non-Default Global Settings ;
- +--------------------------------------------+---------------------------------------+----------------+-------------+----------------+
- ; Assignment Name ; Value ; Default Value ; Entity Name ; Section Id ;
- +--------------------------------------------+---------------------------------------+----------------+-------------+----------------+
- ; ADV_NETLIST_OPT_SYNTH_WYSIWYG_REMAP ; On ; Off ; -- ; -- ;
- ; AUTO_DELAY_CHAINS ; On ; Off ; -- ; -- ;
- ; AUTO_OPEN_DRAIN_PINS ; Off ; On ; -- ; -- ;
- ; COMPILER_SIGNATURE_ID ; 145862330523166.175256796004540 ; -- ; -- ; -- ;
- ; ECO_OPTIMIZE_TIMING ; On ; Off ; -- ; -- ;
- ; EDA_OUTPUT_DATA_FORMAT ; Verilog Hdl ; -- ; -- ; eda_simulation ;
- ; EDA_SIMULATION_TOOL ; ModelSim (Verilog) ; <None> ; -- ; -- ;
- ; EDA_TIME_SCALE ; 1 ps ; -- ; -- ; eda_simulation ;
- ; FINAL_PLACEMENT_OPTIMIZATION ; Always ; Automatically ; -- ; -- ;
- ; FITTER_AGGRESSIVE_ROUTABILITY_OPTIMIZATION ; Always ; Automatically ; -- ; -- ;
- ; FITTER_EFFORT ; Standard Fit ; Auto Fit ; -- ; -- ;
- ; FLOW_DISABLE_ASSEMBLER ; On ; Off ; -- ; -- ;
- ; FLOW_ENABLE_IO_ASSIGNMENT_ANALYSIS ; On ; Off ; -- ; -- ;
- ; MAX_BALANCING_DSP_BLOCKS ; 0 ; -1 (Unlimited) ; -- ; -- ;
- ; MAX_CORE_JUNCTION_TEMP ; 85 ; -- ; -- ; -- ;
- ; MAX_GLOBAL_CLOCKS_ALLOWED ; 6 ; -1 (Unlimited) ; -- ; -- ;
- ; MAX_RAM_BLOCKS_M4K ; 4 ; -1 (Unlimited) ; -- ; -- ;
- ; MIN_CORE_JUNCTION_TEMP ; 0 ; -- ; -- ; -- ;
- ; NUM_PARALLEL_PROCESSORS ; All ; -- ; -- ; -- ;
- ; OPTIMIZE_HOLD_TIMING ; IO Paths and Minimum TPD Paths ; All Paths ; -- ; -- ;
- ; PARTITION_COLOR ; 16764057 ; -- ; -- ; Top ;
- ; PARTITION_FITTER_PRESERVATION_LEVEL ; PLACEMENT_AND_ROUTING ; -- ; -- ; Top ;
- ; PARTITION_NETLIST_TYPE ; SOURCE ; -- ; -- ; Top ;
- ; PHYSICAL_SYNTHESIS_COMBO_LOGIC ; On ; Off ; -- ; -- ;
- ; PHYSICAL_SYNTHESIS_COMBO_LOGIC_FOR_AREA ; On ; Off ; -- ; -- ;
- ; PHYSICAL_SYNTHESIS_EFFORT ; Extra ; Normal ; -- ; -- ;
- ; PLACEMENT_EFFORT_MULTIPLIER ; 10 ; 1.0 ; -- ; -- ;
- ; POWER_BOARD_THERMAL_MODEL ; None (CONSERVATIVE) ; -- ; -- ; -- ;
- ; POWER_PRESET_COOLING_SOLUTION ; 23 MM HEAT SINK WITH 200 LFPM AIRFLOW ; -- ; -- ; -- ;
- ; PROJECT_OUTPUT_DIRECTORY ; ./quartus_logs ; -- ; -- ; -- ;
- ; ROUTER_EFFORT_MULTIPLIER ; 10 ; 1.0 ; -- ; -- ;
- ; ROUTER_TIMING_OPTIMIZATION_LEVEL ; MAXIMUM ; Normal ; -- ; -- ;
- ; ROUTING_BACK_ANNOTATION_MODE ; Off ; -- ; -- ; -- ;
- ; SEARCH_PATH ; multi_uart_ip ; -- ; -- ; -- ;
- +--------------------------------------------+---------------------------------------+----------------+-------------+----------------+
- +-------------------------------------------------------------------------------------------------------------------------------+
- ; Flow Elapsed Time ;
- +---------------------------+--------------+-------------------------+---------------------+------------------------------------+
- ; Module Name ; Elapsed Time ; Average Processors Used ; Peak Virtual Memory ; Total CPU Time (on all processors) ;
- +---------------------------+--------------+-------------------------+---------------------+------------------------------------+
- ; Analysis & Synthesis ; 00:00:03 ; 1.0 ; 4710 MB ; 00:00:03 ;
- ; Analysis & Synthesis ; 00:00:10 ; 1.9 ; 4628 MB ; 00:00:11 ;
- ; Partition Merge ; 00:00:01 ; 1.0 ; 4641 MB ; 00:00:01 ;
- ; I/O Assignment Analysis ; 00:00:05 ; 1.0 ; 4895 MB ; 00:00:04 ;
- ; Fitter ; 00:00:47 ; 2.5 ; 5479 MB ; 00:01:04 ;
- ; TimeQuest Timing Analyzer ; 00:00:03 ; 2.5 ; 4711 MB ; 00:00:04 ;
- ; EDA Netlist Writer ; 00:00:03 ; 1.0 ; 4568 MB ; 00:00:03 ;
- ; Total ; 00:01:12 ; -- ; -- ; 00:01:30 ;
- +---------------------------+--------------+-------------------------+---------------------+------------------------------------+
- +----------------------------------------------------------------------------------------+
- ; Flow OS Summary ;
- +---------------------------+------------------+-----------+------------+----------------+
- ; Module Name ; Machine Hostname ; OS Name ; OS Version ; Processor type ;
- +---------------------------+------------------+-----------+------------+----------------+
- ; Analysis & Synthesis ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
- ; Analysis & Synthesis ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
- ; Partition Merge ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
- ; I/O Assignment Analysis ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
- ; Fitter ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
- ; TimeQuest Timing Analyzer ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
- ; EDA Netlist Writer ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
- +---------------------------+------------------+-----------+------------+----------------+
- ------------
- ; Flow Log ;
- ------------
- quartus_map --read_settings_files=on --write_settings_files=off test_uart -c test_uart
- quartus_map --read_settings_files=on --write_settings_files=off test_uart -c test_uart
- quartus_cdb --read_settings_files=off --write_settings_files=off test_uart -c test_uart --merge=on
- quartus_fit --read_settings_files=off --write_settings_files=off test_uart -c test_uart --check_ios
- quartus_fit --read_settings_files=off --write_settings_files=off test_uart -c test_uart
- quartus_sta test_uart -c test_uart
- quartus_eda --read_settings_files=off --write_settings_files=off test_uart -c test_uart
|