test_uart.flow.rpt 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. Flow report for test_uart
  2. Tue Jul 15 16:27:16 2025
  3. Quartus II 64-Bit Version 13.0.0 Build 156 04/24/2013 SJ Full Version
  4. ---------------------
  5. ; Table of Contents ;
  6. ---------------------
  7. 1. Legal Notice
  8. 2. Flow Summary
  9. 3. Flow Settings
  10. 4. Flow Non-Default Global Settings
  11. 5. Flow Elapsed Time
  12. 6. Flow OS Summary
  13. 7. Flow Log
  14. 8. Flow Messages
  15. 9. Flow Suppressed Messages
  16. ----------------
  17. ; Legal Notice ;
  18. ----------------
  19. Copyright (C) 1991-2013 Altera Corporation
  20. Your use of Altera Corporation's design tools, logic functions
  21. and other software and tools, and its AMPP partner logic
  22. functions, and any output files from any of the foregoing
  23. (including device programming or simulation files), and any
  24. associated documentation or information are expressly subject
  25. to the terms and conditions of the Altera Program License
  26. Subscription Agreement, Altera MegaCore Function License
  27. Agreement, or other applicable license agreement, including,
  28. without limitation, that your use is for the sole purpose of
  29. programming logic devices manufactured by Altera and sold by
  30. Altera or its authorized distributors. Please refer to the
  31. applicable agreement for further details.
  32. +----------------------------------------------------------------------------------+
  33. ; Flow Summary ;
  34. +------------------------------------+---------------------------------------------+
  35. ; Flow Status ; Successful - Tue Jul 15 16:27:16 2025 ;
  36. ; Quartus II 64-Bit Version ; 13.0.0 Build 156 04/24/2013 SJ Full Version ;
  37. ; Revision Name ; test_uart ;
  38. ; Top-level Entity Name ; test_uart ;
  39. ; Family ; Cyclone IV E ;
  40. ; Device ; EP4CE75F29C8 ;
  41. ; Timing Models ; Final ;
  42. ; Total logic elements ; 2,083 / 75,408 ( 3 % ) ;
  43. ; Total combinational functions ; 1,891 / 75,408 ( 3 % ) ;
  44. ; Dedicated logic registers ; 1,303 / 75,408 ( 2 % ) ;
  45. ; Total registers ; 1303 ;
  46. ; Total pins ; 58 / 427 ( 14 % ) ;
  47. ; Total virtual pins ; 1 ;
  48. ; Total memory bits ; 0 / 2,810,880 ( 0 % ) ;
  49. ; Embedded Multiplier 9-bit elements ; 0 / 400 ( 0 % ) ;
  50. ; Total PLLs ; 1 / 4 ( 25 % ) ;
  51. +------------------------------------+---------------------------------------------+
  52. +-----------------------------------------+
  53. ; Flow Settings ;
  54. +-------------------+---------------------+
  55. ; Option ; Setting ;
  56. +-------------------+---------------------+
  57. ; Start date & time ; 07/15/2025 16:26:00 ;
  58. ; Main task ; Compilation ;
  59. ; Revision Name ; test_uart ;
  60. +-------------------+---------------------+
  61. +------------------------------------------------------------------------------------------------------------------------------------+
  62. ; Flow Non-Default Global Settings ;
  63. +--------------------------------------------+---------------------------------------+----------------+-------------+----------------+
  64. ; Assignment Name ; Value ; Default Value ; Entity Name ; Section Id ;
  65. +--------------------------------------------+---------------------------------------+----------------+-------------+----------------+
  66. ; ADV_NETLIST_OPT_SYNTH_WYSIWYG_REMAP ; On ; Off ; -- ; -- ;
  67. ; AUTO_DELAY_CHAINS ; On ; Off ; -- ; -- ;
  68. ; AUTO_OPEN_DRAIN_PINS ; Off ; On ; -- ; -- ;
  69. ; COMPILER_SIGNATURE_ID ; 145862330523166.175256796004540 ; -- ; -- ; -- ;
  70. ; ECO_OPTIMIZE_TIMING ; On ; Off ; -- ; -- ;
  71. ; EDA_OUTPUT_DATA_FORMAT ; Verilog Hdl ; -- ; -- ; eda_simulation ;
  72. ; EDA_SIMULATION_TOOL ; ModelSim (Verilog) ; <None> ; -- ; -- ;
  73. ; EDA_TIME_SCALE ; 1 ps ; -- ; -- ; eda_simulation ;
  74. ; FINAL_PLACEMENT_OPTIMIZATION ; Always ; Automatically ; -- ; -- ;
  75. ; FITTER_AGGRESSIVE_ROUTABILITY_OPTIMIZATION ; Always ; Automatically ; -- ; -- ;
  76. ; FITTER_EFFORT ; Standard Fit ; Auto Fit ; -- ; -- ;
  77. ; FLOW_DISABLE_ASSEMBLER ; On ; Off ; -- ; -- ;
  78. ; FLOW_ENABLE_IO_ASSIGNMENT_ANALYSIS ; On ; Off ; -- ; -- ;
  79. ; MAX_BALANCING_DSP_BLOCKS ; 0 ; -1 (Unlimited) ; -- ; -- ;
  80. ; MAX_CORE_JUNCTION_TEMP ; 85 ; -- ; -- ; -- ;
  81. ; MAX_GLOBAL_CLOCKS_ALLOWED ; 6 ; -1 (Unlimited) ; -- ; -- ;
  82. ; MAX_RAM_BLOCKS_M4K ; 4 ; -1 (Unlimited) ; -- ; -- ;
  83. ; MIN_CORE_JUNCTION_TEMP ; 0 ; -- ; -- ; -- ;
  84. ; NUM_PARALLEL_PROCESSORS ; All ; -- ; -- ; -- ;
  85. ; OPTIMIZE_HOLD_TIMING ; IO Paths and Minimum TPD Paths ; All Paths ; -- ; -- ;
  86. ; PARTITION_COLOR ; 16764057 ; -- ; -- ; Top ;
  87. ; PARTITION_FITTER_PRESERVATION_LEVEL ; PLACEMENT_AND_ROUTING ; -- ; -- ; Top ;
  88. ; PARTITION_NETLIST_TYPE ; SOURCE ; -- ; -- ; Top ;
  89. ; PHYSICAL_SYNTHESIS_COMBO_LOGIC ; On ; Off ; -- ; -- ;
  90. ; PHYSICAL_SYNTHESIS_COMBO_LOGIC_FOR_AREA ; On ; Off ; -- ; -- ;
  91. ; PHYSICAL_SYNTHESIS_EFFORT ; Extra ; Normal ; -- ; -- ;
  92. ; PLACEMENT_EFFORT_MULTIPLIER ; 10 ; 1.0 ; -- ; -- ;
  93. ; POWER_BOARD_THERMAL_MODEL ; None (CONSERVATIVE) ; -- ; -- ; -- ;
  94. ; POWER_PRESET_COOLING_SOLUTION ; 23 MM HEAT SINK WITH 200 LFPM AIRFLOW ; -- ; -- ; -- ;
  95. ; PROJECT_OUTPUT_DIRECTORY ; ./quartus_logs ; -- ; -- ; -- ;
  96. ; ROUTER_EFFORT_MULTIPLIER ; 10 ; 1.0 ; -- ; -- ;
  97. ; ROUTER_TIMING_OPTIMIZATION_LEVEL ; MAXIMUM ; Normal ; -- ; -- ;
  98. ; ROUTING_BACK_ANNOTATION_MODE ; Off ; -- ; -- ; -- ;
  99. ; SEARCH_PATH ; multi_uart_ip ; -- ; -- ; -- ;
  100. +--------------------------------------------+---------------------------------------+----------------+-------------+----------------+
  101. +-------------------------------------------------------------------------------------------------------------------------------+
  102. ; Flow Elapsed Time ;
  103. +---------------------------+--------------+-------------------------+---------------------+------------------------------------+
  104. ; Module Name ; Elapsed Time ; Average Processors Used ; Peak Virtual Memory ; Total CPU Time (on all processors) ;
  105. +---------------------------+--------------+-------------------------+---------------------+------------------------------------+
  106. ; Analysis & Synthesis ; 00:00:03 ; 1.0 ; 4710 MB ; 00:00:03 ;
  107. ; Analysis & Synthesis ; 00:00:10 ; 1.9 ; 4628 MB ; 00:00:11 ;
  108. ; Partition Merge ; 00:00:01 ; 1.0 ; 4641 MB ; 00:00:01 ;
  109. ; I/O Assignment Analysis ; 00:00:05 ; 1.0 ; 4895 MB ; 00:00:04 ;
  110. ; Fitter ; 00:00:47 ; 2.5 ; 5479 MB ; 00:01:04 ;
  111. ; TimeQuest Timing Analyzer ; 00:00:03 ; 2.5 ; 4711 MB ; 00:00:04 ;
  112. ; EDA Netlist Writer ; 00:00:03 ; 1.0 ; 4568 MB ; 00:00:03 ;
  113. ; Total ; 00:01:12 ; -- ; -- ; 00:01:30 ;
  114. +---------------------------+--------------+-------------------------+---------------------+------------------------------------+
  115. +----------------------------------------------------------------------------------------+
  116. ; Flow OS Summary ;
  117. +---------------------------+------------------+-----------+------------+----------------+
  118. ; Module Name ; Machine Hostname ; OS Name ; OS Version ; Processor type ;
  119. +---------------------------+------------------+-----------+------------+----------------+
  120. ; Analysis & Synthesis ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
  121. ; Analysis & Synthesis ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
  122. ; Partition Merge ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
  123. ; I/O Assignment Analysis ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
  124. ; Fitter ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
  125. ; TimeQuest Timing Analyzer ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
  126. ; EDA Netlist Writer ; DESKTOP-CBFDJ0B ; Windows 7 ; 6.2 ; x86_64 ;
  127. +---------------------------+------------------+-----------+------------+----------------+
  128. ------------
  129. ; Flow Log ;
  130. ------------
  131. quartus_map --read_settings_files=on --write_settings_files=off test_uart -c test_uart
  132. quartus_map --read_settings_files=on --write_settings_files=off test_uart -c test_uart
  133. quartus_cdb --read_settings_files=off --write_settings_files=off test_uart -c test_uart --merge=on
  134. quartus_fit --read_settings_files=off --write_settings_files=off test_uart -c test_uart --check_ios
  135. quartus_fit --read_settings_files=off --write_settings_files=off test_uart -c test_uart
  136. quartus_sta test_uart -c test_uart
  137. quartus_eda --read_settings_files=off --write_settings_files=off test_uart -c test_uart