| 1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054 |
- `timescale 1 ps/ 1 ps
- module fpga_boot(
- GPIO3_0,
- GPIO6_0,
- GPIO6_2,
- GPIO9_0,
- GPIO9_1,
- GPIO9_2,
- PIN_HSE,
- PIN_HSI,
- PIN_OSC);
- input GPIO3_0;
- output GPIO6_0;
- output GPIO6_2;
- output GPIO9_0;
- inout GPIO9_1;
- output GPIO9_2;
- input PIN_HSE;
- input PIN_HSI;
- input PIN_OSC;
- //wire gnd;
- //wire vcc;
- //wire unknown;
- wire \GPIO3_0~input_o ;
- wire \GPIO9_1~input_o ;
- wire \PIN_HSE~input_o ;
- wire \PIN_HSI~input_o ;
- wire \PIN_OSC~input_o ;
- wire \auto_generated_inst.hbo_13_1797ab7b230f061a_bp ;
- wire \auto_generated_inst.hbo_13_1797ab7b230f061a_bp_X49_Y1_SIG_VCC ;
- wire \auto_generated_inst.hbo_22_f9ff3d300b43c0f2_bp ;
- tri1 devclrn;
- tri1 devoe;
- tri1 devpor;
- wire \gclksw_inst|gclk_switch__alta_gclksw__clkout ;
- wire [7:0] gpio3_io_in;
- //wire gpio3_io_in[0];
- //wire gpio3_io_in[1];
- //wire gpio3_io_in[2];
- //wire gpio3_io_in[3];
- //wire gpio3_io_in[4];
- //wire gpio3_io_in[5];
- //wire gpio3_io_in[6];
- //wire gpio3_io_in[7];
- wire [7:0] gpio6_io_out_data;
- //wire gpio6_io_out_data[0];
- //wire gpio6_io_out_data[1];
- //wire gpio6_io_out_data[2];
- //wire gpio6_io_out_data[3];
- //wire gpio6_io_out_data[4];
- //wire gpio6_io_out_data[5];
- //wire gpio6_io_out_data[6];
- //wire gpio6_io_out_data[7];
- wire [7:0] gpio6_io_out_en;
- //wire gpio6_io_out_en[0];
- //wire gpio6_io_out_en[1];
- //wire gpio6_io_out_en[2];
- //wire gpio6_io_out_en[3];
- //wire gpio6_io_out_en[4];
- //wire gpio6_io_out_en[5];
- //wire gpio6_io_out_en[6];
- //wire gpio6_io_out_en[7];
- wire [7:0] gpio9_io_in;
- //wire gpio9_io_in[0];
- //wire gpio9_io_in[1];
- //wire gpio9_io_in[2];
- //wire gpio9_io_in[3];
- //wire gpio9_io_in[4];
- //wire gpio9_io_in[5];
- //wire gpio9_io_in[6];
- //wire gpio9_io_in[7];
- wire [7:0] gpio9_io_out_data;
- //wire gpio9_io_out_data[0];
- //wire gpio9_io_out_data[1];
- //wire gpio9_io_out_data[2];
- //wire gpio9_io_out_data[3];
- //wire gpio9_io_out_data[4];
- //wire gpio9_io_out_data[5];
- //wire gpio9_io_out_data[6];
- //wire gpio9_io_out_data[7];
- wire [7:0] gpio9_io_out_en;
- //wire gpio9_io_out_en[0];
- //wire gpio9_io_out_en[1];
- //wire gpio9_io_out_en[2];
- //wire gpio9_io_out_en[3];
- //wire gpio9_io_out_en[4];
- //wire gpio9_io_out_en[5];
- //wire gpio9_io_out_en[6];
- //wire gpio9_io_out_en[7];
- wire hbi_272_0_9cb2c0024f9919c5_bp;
- wire hbi_272_1_9cb2c0024f9919c5_bp;
- wire [4:0] \pll_inst|auto_generated|clk ;
- //wire \pll_inst|auto_generated|clk [0];
- //wire \pll_inst|auto_generated|clk [1];
- //wire \pll_inst|auto_generated|clk [2];
- //wire \pll_inst|auto_generated|clk [3];
- //wire \pll_inst|auto_generated|clk [4];
- wire \pll_inst|auto_generated|locked~clkctrl_outclk ;
- wire \pll_inst|auto_generated|locked~combout ;
- wire [4:0] \pll_inst|auto_generated|pll1_CLK_bus ;
- //wire \pll_inst|auto_generated|pll1_CLK_bus [0];
- //wire \pll_inst|auto_generated|pll1_CLK_bus [1];
- //wire \pll_inst|auto_generated|pll1_CLK_bus [2];
- //wire \pll_inst|auto_generated|pll1_CLK_bus [3];
- //wire \pll_inst|auto_generated|pll1_CLK_bus [4];
- wire \pll_inst|auto_generated|pll1~FBOUT ;
- wire \pll_inst|auto_generated|pll_lock_sync~feeder_combout ;
- wire \pll_inst|auto_generated|pll_lock_sync~q ;
- wire \rv32.dmactive ;
- wire \rv32.ext_dma_DMACCLR[0] ;
- wire \rv32.ext_dma_DMACCLR[1] ;
- wire \rv32.ext_dma_DMACCLR[2] ;
- wire \rv32.ext_dma_DMACCLR[3] ;
- wire \rv32.ext_dma_DMACTC[0] ;
- wire \rv32.ext_dma_DMACTC[1] ;
- wire \rv32.ext_dma_DMACTC[2] ;
- wire \rv32.ext_dma_DMACTC[3] ;
- wire \rv32.gpio0_io_out_data[0] ;
- wire \rv32.gpio0_io_out_data[1] ;
- wire \rv32.gpio0_io_out_data[2] ;
- wire \rv32.gpio0_io_out_data[3] ;
- wire \rv32.gpio0_io_out_data[4] ;
- wire \rv32.gpio0_io_out_data[5] ;
- wire \rv32.gpio0_io_out_data[6] ;
- wire \rv32.gpio0_io_out_data[7] ;
- wire \rv32.gpio0_io_out_en[0] ;
- wire \rv32.gpio0_io_out_en[1] ;
- wire \rv32.gpio0_io_out_en[2] ;
- wire \rv32.gpio0_io_out_en[3] ;
- wire \rv32.gpio0_io_out_en[4] ;
- wire \rv32.gpio0_io_out_en[5] ;
- wire \rv32.gpio0_io_out_en[6] ;
- wire \rv32.gpio0_io_out_en[7] ;
- wire \rv32.gpio1_io_out_data[0] ;
- wire \rv32.gpio1_io_out_data[1] ;
- wire \rv32.gpio1_io_out_data[2] ;
- wire \rv32.gpio1_io_out_data[3] ;
- wire \rv32.gpio1_io_out_data[4] ;
- wire \rv32.gpio1_io_out_data[5] ;
- wire \rv32.gpio1_io_out_data[6] ;
- wire \rv32.gpio1_io_out_data[7] ;
- wire \rv32.gpio1_io_out_en[0] ;
- wire \rv32.gpio1_io_out_en[1] ;
- wire \rv32.gpio1_io_out_en[2] ;
- wire \rv32.gpio1_io_out_en[3] ;
- wire \rv32.gpio1_io_out_en[4] ;
- wire \rv32.gpio1_io_out_en[5] ;
- wire \rv32.gpio1_io_out_en[6] ;
- wire \rv32.gpio1_io_out_en[7] ;
- wire \rv32.gpio2_io_out_data[0] ;
- wire \rv32.gpio2_io_out_data[1] ;
- wire \rv32.gpio2_io_out_data[2] ;
- wire \rv32.gpio2_io_out_data[3] ;
- wire \rv32.gpio2_io_out_data[4] ;
- wire \rv32.gpio2_io_out_data[5] ;
- wire \rv32.gpio2_io_out_data[6] ;
- wire \rv32.gpio2_io_out_data[7] ;
- wire \rv32.gpio2_io_out_en[0] ;
- wire \rv32.gpio2_io_out_en[1] ;
- wire \rv32.gpio2_io_out_en[2] ;
- wire \rv32.gpio2_io_out_en[3] ;
- wire \rv32.gpio2_io_out_en[4] ;
- wire \rv32.gpio2_io_out_en[5] ;
- wire \rv32.gpio2_io_out_en[6] ;
- wire \rv32.gpio2_io_out_en[7] ;
- wire \rv32.gpio3_io_out_data[0] ;
- wire \rv32.gpio3_io_out_data[1] ;
- wire \rv32.gpio3_io_out_data[2] ;
- wire \rv32.gpio3_io_out_data[3] ;
- wire \rv32.gpio3_io_out_data[4] ;
- wire \rv32.gpio3_io_out_data[5] ;
- wire \rv32.gpio3_io_out_data[6] ;
- wire \rv32.gpio3_io_out_data[7] ;
- wire \rv32.gpio3_io_out_en[0] ;
- wire \rv32.gpio3_io_out_en[1] ;
- wire \rv32.gpio3_io_out_en[2] ;
- wire \rv32.gpio3_io_out_en[3] ;
- wire \rv32.gpio3_io_out_en[4] ;
- wire \rv32.gpio3_io_out_en[5] ;
- wire \rv32.gpio3_io_out_en[6] ;
- wire \rv32.gpio3_io_out_en[7] ;
- wire \rv32.gpio4_io_out_data[0] ;
- wire \rv32.gpio4_io_out_data[1] ;
- wire \rv32.gpio4_io_out_data[2] ;
- wire \rv32.gpio4_io_out_data[3] ;
- wire \rv32.gpio4_io_out_data[4] ;
- wire \rv32.gpio4_io_out_data[5] ;
- wire \rv32.gpio4_io_out_data[6] ;
- wire \rv32.gpio4_io_out_data[7] ;
- wire \rv32.gpio4_io_out_en[0] ;
- wire \rv32.gpio4_io_out_en[1] ;
- wire \rv32.gpio4_io_out_en[2] ;
- wire \rv32.gpio4_io_out_en[3] ;
- wire \rv32.gpio4_io_out_en[4] ;
- wire \rv32.gpio4_io_out_en[5] ;
- wire \rv32.gpio4_io_out_en[6] ;
- wire \rv32.gpio4_io_out_en[7] ;
- wire \rv32.gpio5_io_out_data[0] ;
- wire \rv32.gpio5_io_out_data[1] ;
- wire \rv32.gpio5_io_out_data[2] ;
- wire \rv32.gpio5_io_out_data[3] ;
- wire \rv32.gpio5_io_out_data[4] ;
- wire \rv32.gpio5_io_out_data[5] ;
- wire \rv32.gpio5_io_out_data[6] ;
- wire \rv32.gpio5_io_out_data[7] ;
- wire \rv32.gpio5_io_out_en[0] ;
- wire \rv32.gpio5_io_out_en[1] ;
- wire \rv32.gpio5_io_out_en[2] ;
- wire \rv32.gpio5_io_out_en[3] ;
- wire \rv32.gpio5_io_out_en[4] ;
- wire \rv32.gpio5_io_out_en[5] ;
- wire \rv32.gpio5_io_out_en[6] ;
- wire \rv32.gpio5_io_out_en[7] ;
- wire \rv32.gpio6_io_out_data[0] ;
- wire \rv32.gpio6_io_out_data[1] ;
- wire \rv32.gpio6_io_out_data[2] ;
- wire \rv32.gpio6_io_out_data[3] ;
- wire \rv32.gpio6_io_out_data[4] ;
- wire \rv32.gpio6_io_out_data[5] ;
- wire \rv32.gpio6_io_out_data[6] ;
- wire \rv32.gpio6_io_out_data[7] ;
- wire \rv32.gpio6_io_out_en[0] ;
- wire \rv32.gpio6_io_out_en[1] ;
- wire \rv32.gpio6_io_out_en[2] ;
- wire \rv32.gpio6_io_out_en[3] ;
- wire \rv32.gpio6_io_out_en[4] ;
- wire \rv32.gpio6_io_out_en[5] ;
- wire \rv32.gpio6_io_out_en[6] ;
- wire \rv32.gpio6_io_out_en[7] ;
- wire \rv32.gpio7_io_out_data[0] ;
- wire \rv32.gpio7_io_out_data[1] ;
- wire \rv32.gpio7_io_out_data[2] ;
- wire \rv32.gpio7_io_out_data[3] ;
- wire \rv32.gpio7_io_out_data[4] ;
- wire \rv32.gpio7_io_out_data[5] ;
- wire \rv32.gpio7_io_out_data[6] ;
- wire \rv32.gpio7_io_out_data[7] ;
- wire \rv32.gpio7_io_out_en[0] ;
- wire \rv32.gpio7_io_out_en[1] ;
- wire \rv32.gpio7_io_out_en[2] ;
- wire \rv32.gpio7_io_out_en[3] ;
- wire \rv32.gpio7_io_out_en[4] ;
- wire \rv32.gpio7_io_out_en[5] ;
- wire \rv32.gpio7_io_out_en[6] ;
- wire \rv32.gpio7_io_out_en[7] ;
- wire \rv32.gpio8_io_out_data[0] ;
- wire \rv32.gpio8_io_out_data[1] ;
- wire \rv32.gpio8_io_out_data[2] ;
- wire \rv32.gpio8_io_out_data[3] ;
- wire \rv32.gpio8_io_out_data[4] ;
- wire \rv32.gpio8_io_out_data[5] ;
- wire \rv32.gpio8_io_out_data[6] ;
- wire \rv32.gpio8_io_out_data[7] ;
- wire \rv32.gpio8_io_out_en[0] ;
- wire \rv32.gpio8_io_out_en[1] ;
- wire \rv32.gpio8_io_out_en[2] ;
- wire \rv32.gpio8_io_out_en[3] ;
- wire \rv32.gpio8_io_out_en[4] ;
- wire \rv32.gpio8_io_out_en[5] ;
- wire \rv32.gpio8_io_out_en[6] ;
- wire \rv32.gpio8_io_out_en[7] ;
- wire \rv32.gpio9_io_out_data[0] ;
- wire \rv32.gpio9_io_out_data[1] ;
- wire \rv32.gpio9_io_out_data[2] ;
- wire \rv32.gpio9_io_out_data[3] ;
- wire \rv32.gpio9_io_out_data[4] ;
- wire \rv32.gpio9_io_out_data[5] ;
- wire \rv32.gpio9_io_out_data[6] ;
- wire \rv32.gpio9_io_out_data[7] ;
- wire \rv32.gpio9_io_out_en[0] ;
- wire \rv32.gpio9_io_out_en[1] ;
- wire \rv32.gpio9_io_out_en[2] ;
- wire \rv32.gpio9_io_out_en[3] ;
- wire \rv32.gpio9_io_out_en[4] ;
- wire \rv32.gpio9_io_out_en[5] ;
- wire \rv32.gpio9_io_out_en[6] ;
- wire \rv32.gpio9_io_out_en[7] ;
- wire \rv32.mem_ahb_haddr[0] ;
- wire \rv32.mem_ahb_haddr[10] ;
- wire \rv32.mem_ahb_haddr[11] ;
- wire \rv32.mem_ahb_haddr[12] ;
- wire \rv32.mem_ahb_haddr[13] ;
- wire \rv32.mem_ahb_haddr[14] ;
- wire \rv32.mem_ahb_haddr[15] ;
- wire \rv32.mem_ahb_haddr[16] ;
- wire \rv32.mem_ahb_haddr[17] ;
- wire \rv32.mem_ahb_haddr[18] ;
- wire \rv32.mem_ahb_haddr[19] ;
- wire \rv32.mem_ahb_haddr[1] ;
- wire \rv32.mem_ahb_haddr[20] ;
- wire \rv32.mem_ahb_haddr[21] ;
- wire \rv32.mem_ahb_haddr[22] ;
- wire \rv32.mem_ahb_haddr[23] ;
- wire \rv32.mem_ahb_haddr[24] ;
- wire \rv32.mem_ahb_haddr[25] ;
- wire \rv32.mem_ahb_haddr[26] ;
- wire \rv32.mem_ahb_haddr[27] ;
- wire \rv32.mem_ahb_haddr[28] ;
- wire \rv32.mem_ahb_haddr[29] ;
- wire \rv32.mem_ahb_haddr[2] ;
- wire \rv32.mem_ahb_haddr[30] ;
- wire \rv32.mem_ahb_haddr[31] ;
- wire \rv32.mem_ahb_haddr[3] ;
- wire \rv32.mem_ahb_haddr[4] ;
- wire \rv32.mem_ahb_haddr[5] ;
- wire \rv32.mem_ahb_haddr[6] ;
- wire \rv32.mem_ahb_haddr[7] ;
- wire \rv32.mem_ahb_haddr[8] ;
- wire \rv32.mem_ahb_haddr[9] ;
- wire \rv32.mem_ahb_hburst[0] ;
- wire \rv32.mem_ahb_hburst[1] ;
- wire \rv32.mem_ahb_hburst[2] ;
- wire \rv32.mem_ahb_hready ;
- wire \rv32.mem_ahb_hsize[0] ;
- wire \rv32.mem_ahb_hsize[1] ;
- wire \rv32.mem_ahb_hsize[2] ;
- wire \rv32.mem_ahb_htrans[0] ;
- wire \rv32.mem_ahb_htrans[1] ;
- wire \rv32.mem_ahb_hwdata[0] ;
- wire \rv32.mem_ahb_hwdata[10] ;
- wire \rv32.mem_ahb_hwdata[11] ;
- wire \rv32.mem_ahb_hwdata[12] ;
- wire \rv32.mem_ahb_hwdata[13] ;
- wire \rv32.mem_ahb_hwdata[14] ;
- wire \rv32.mem_ahb_hwdata[15] ;
- wire \rv32.mem_ahb_hwdata[16] ;
- wire \rv32.mem_ahb_hwdata[17] ;
- wire \rv32.mem_ahb_hwdata[18] ;
- wire \rv32.mem_ahb_hwdata[19] ;
- wire \rv32.mem_ahb_hwdata[1] ;
- wire \rv32.mem_ahb_hwdata[20] ;
- wire \rv32.mem_ahb_hwdata[21] ;
- wire \rv32.mem_ahb_hwdata[22] ;
- wire \rv32.mem_ahb_hwdata[23] ;
- wire \rv32.mem_ahb_hwdata[24] ;
- wire \rv32.mem_ahb_hwdata[25] ;
- wire \rv32.mem_ahb_hwdata[26] ;
- wire \rv32.mem_ahb_hwdata[27] ;
- wire \rv32.mem_ahb_hwdata[28] ;
- wire \rv32.mem_ahb_hwdata[29] ;
- wire \rv32.mem_ahb_hwdata[2] ;
- wire \rv32.mem_ahb_hwdata[30] ;
- wire \rv32.mem_ahb_hwdata[31] ;
- wire \rv32.mem_ahb_hwdata[3] ;
- wire \rv32.mem_ahb_hwdata[4] ;
- wire \rv32.mem_ahb_hwdata[5] ;
- wire \rv32.mem_ahb_hwdata[6] ;
- wire \rv32.mem_ahb_hwdata[7] ;
- wire \rv32.mem_ahb_hwdata[8] ;
- wire \rv32.mem_ahb_hwdata[9] ;
- wire \rv32.mem_ahb_hwrite ;
- wire \rv32.resetn_out ;
- wire \rv32.slave_ahb_hrdata[0] ;
- wire \rv32.slave_ahb_hrdata[10] ;
- wire \rv32.slave_ahb_hrdata[11] ;
- wire \rv32.slave_ahb_hrdata[12] ;
- wire \rv32.slave_ahb_hrdata[13] ;
- wire \rv32.slave_ahb_hrdata[14] ;
- wire \rv32.slave_ahb_hrdata[15] ;
- wire \rv32.slave_ahb_hrdata[16] ;
- wire \rv32.slave_ahb_hrdata[17] ;
- wire \rv32.slave_ahb_hrdata[18] ;
- wire \rv32.slave_ahb_hrdata[19] ;
- wire \rv32.slave_ahb_hrdata[1] ;
- wire \rv32.slave_ahb_hrdata[20] ;
- wire \rv32.slave_ahb_hrdata[21] ;
- wire \rv32.slave_ahb_hrdata[22] ;
- wire \rv32.slave_ahb_hrdata[23] ;
- wire \rv32.slave_ahb_hrdata[24] ;
- wire \rv32.slave_ahb_hrdata[25] ;
- wire \rv32.slave_ahb_hrdata[26] ;
- wire \rv32.slave_ahb_hrdata[27] ;
- wire \rv32.slave_ahb_hrdata[28] ;
- wire \rv32.slave_ahb_hrdata[29] ;
- wire \rv32.slave_ahb_hrdata[2] ;
- wire \rv32.slave_ahb_hrdata[30] ;
- wire \rv32.slave_ahb_hrdata[31] ;
- wire \rv32.slave_ahb_hrdata[3] ;
- wire \rv32.slave_ahb_hrdata[4] ;
- wire \rv32.slave_ahb_hrdata[5] ;
- wire \rv32.slave_ahb_hrdata[6] ;
- wire \rv32.slave_ahb_hrdata[7] ;
- wire \rv32.slave_ahb_hrdata[8] ;
- wire \rv32.slave_ahb_hrdata[9] ;
- wire \rv32.slave_ahb_hreadyout ;
- wire \rv32.slave_ahb_hresp ;
- wire \rv32.swj_JTAGIR[0] ;
- wire \rv32.swj_JTAGIR[1] ;
- wire \rv32.swj_JTAGIR[2] ;
- wire \rv32.swj_JTAGIR[3] ;
- wire \rv32.swj_JTAGNSW ;
- wire \rv32.swj_JTAGSTATE[0] ;
- wire \rv32.swj_JTAGSTATE[1] ;
- wire \rv32.swj_JTAGSTATE[2] ;
- wire \rv32.swj_JTAGSTATE[3] ;
- wire \rv32.sys_ctrl_clkSource[0] ;
- wire \rv32.sys_ctrl_clkSource[1] ;
- wire \rv32.sys_ctrl_hseBypass ;
- wire \rv32.sys_ctrl_hseEnable ;
- wire \rv32.sys_ctrl_pllEnable ;
- wire \rv32.sys_ctrl_pllEnable__AsyncReset_X49_Y1_INV ;
- wire \rv32.sys_ctrl_sleep ;
- wire \rv32.sys_ctrl_standby ;
- wire \rv32.sys_ctrl_stop ;
- wire \~GND~combout ;
- wire \~VCC~combout ;
- wire vcc;
- wire gnd;
- assign vcc = 1'b1;
- assign gnd = 1'b0;
- wire unknown;
- assign unknown = 1'bx;
- alta_rio \GPIO3_0~input (
- .padio(GPIO3_0),
- .datain(gnd),
- .oe(gnd),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\GPIO3_0~input_o ),
- .regout());
- defparam \GPIO3_0~input .coord_x = 19;
- defparam \GPIO3_0~input .coord_y = 0;
- defparam \GPIO3_0~input .coord_z = 1;
- defparam \GPIO3_0~input .IN_ASYNC_MODE = 1'b0;
- defparam \GPIO3_0~input .IN_SYNC_MODE = 1'b0;
- defparam \GPIO3_0~input .IN_POWERUP = 1'b0;
- defparam \GPIO3_0~input .OUT_REG_MODE = 1'b0;
- defparam \GPIO3_0~input .OUT_ASYNC_MODE = 1'b0;
- defparam \GPIO3_0~input .OUT_SYNC_MODE = 1'b0;
- defparam \GPIO3_0~input .OUT_POWERUP = 1'b0;
- defparam \GPIO3_0~input .OE_REG_MODE = 1'b0;
- defparam \GPIO3_0~input .OE_ASYNC_MODE = 1'b0;
- defparam \GPIO3_0~input .OE_SYNC_MODE = 1'b0;
- defparam \GPIO3_0~input .OE_POWERUP = 1'b0;
- defparam \GPIO3_0~input .CFG_TRI_INPUT = 1'b0;
- defparam \GPIO3_0~input .CFG_INPUT_EN = 1'b1;
- defparam \GPIO3_0~input .CFG_PULL_UP = 1'b0;
- defparam \GPIO3_0~input .CFG_SLR = 1'b0;
- defparam \GPIO3_0~input .CFG_OPEN_DRAIN = 1'b0;
- defparam \GPIO3_0~input .CFG_PDRCTRL = 4'b0100;
- defparam \GPIO3_0~input .CFG_KEEP = 2'b00;
- defparam \GPIO3_0~input .CFG_LVDS_OUT_EN = 1'b0;
- defparam \GPIO3_0~input .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \GPIO3_0~input .CFG_LVDS_IREF = 10'b0110000000;
- defparam \GPIO3_0~input .CFG_LVDS_IN_EN = 1'b0;
- defparam \GPIO3_0~input .DPCLK_DELAY = 4'b0000;
- defparam \GPIO3_0~input .OUT_DELAY = 1'b0;
- defparam \GPIO3_0~input .IN_DATA_DELAY = 3'b000;
- defparam \GPIO3_0~input .IN_REG_DELAY = 3'b000;
- alta_rio \GPIO6_0~output (
- .padio(GPIO6_0),
- .datain(\rv32.gpio6_io_out_data[0] ),
- .oe(\rv32.gpio6_io_out_en[0] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(),
- .regout());
- defparam \GPIO6_0~output .coord_x = 0;
- defparam \GPIO6_0~output .coord_y = 4;
- defparam \GPIO6_0~output .coord_z = 0;
- defparam \GPIO6_0~output .IN_ASYNC_MODE = 1'b0;
- defparam \GPIO6_0~output .IN_SYNC_MODE = 1'b0;
- defparam \GPIO6_0~output .IN_POWERUP = 1'b0;
- defparam \GPIO6_0~output .OUT_REG_MODE = 1'b0;
- defparam \GPIO6_0~output .OUT_ASYNC_MODE = 1'b0;
- defparam \GPIO6_0~output .OUT_SYNC_MODE = 1'b0;
- defparam \GPIO6_0~output .OUT_POWERUP = 1'b0;
- defparam \GPIO6_0~output .OE_REG_MODE = 1'b0;
- defparam \GPIO6_0~output .OE_ASYNC_MODE = 1'b0;
- defparam \GPIO6_0~output .OE_SYNC_MODE = 1'b0;
- defparam \GPIO6_0~output .OE_POWERUP = 1'b0;
- defparam \GPIO6_0~output .CFG_TRI_INPUT = 1'b0;
- defparam \GPIO6_0~output .CFG_INPUT_EN = 1'b0;
- defparam \GPIO6_0~output .CFG_PULL_UP = 1'b0;
- defparam \GPIO6_0~output .CFG_SLR = 1'b0;
- defparam \GPIO6_0~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \GPIO6_0~output .CFG_PDRCTRL = 4'b0100;
- defparam \GPIO6_0~output .CFG_KEEP = 2'b00;
- defparam \GPIO6_0~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \GPIO6_0~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \GPIO6_0~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \GPIO6_0~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \GPIO6_0~output .DPCLK_DELAY = 4'b0000;
- defparam \GPIO6_0~output .OUT_DELAY = 1'b0;
- defparam \GPIO6_0~output .IN_DATA_DELAY = 3'b000;
- defparam \GPIO6_0~output .IN_REG_DELAY = 3'b000;
- alta_rio \GPIO6_2~output (
- .padio(GPIO6_2),
- .datain(\rv32.gpio6_io_out_data[2] ),
- .oe(\rv32.gpio6_io_out_en[2] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(),
- .regout());
- defparam \GPIO6_2~output .coord_x = 0;
- defparam \GPIO6_2~output .coord_y = 4;
- defparam \GPIO6_2~output .coord_z = 1;
- defparam \GPIO6_2~output .IN_ASYNC_MODE = 1'b0;
- defparam \GPIO6_2~output .IN_SYNC_MODE = 1'b0;
- defparam \GPIO6_2~output .IN_POWERUP = 1'b0;
- defparam \GPIO6_2~output .OUT_REG_MODE = 1'b0;
- defparam \GPIO6_2~output .OUT_ASYNC_MODE = 1'b0;
- defparam \GPIO6_2~output .OUT_SYNC_MODE = 1'b0;
- defparam \GPIO6_2~output .OUT_POWERUP = 1'b0;
- defparam \GPIO6_2~output .OE_REG_MODE = 1'b0;
- defparam \GPIO6_2~output .OE_ASYNC_MODE = 1'b0;
- defparam \GPIO6_2~output .OE_SYNC_MODE = 1'b0;
- defparam \GPIO6_2~output .OE_POWERUP = 1'b0;
- defparam \GPIO6_2~output .CFG_TRI_INPUT = 1'b0;
- defparam \GPIO6_2~output .CFG_INPUT_EN = 1'b0;
- defparam \GPIO6_2~output .CFG_PULL_UP = 1'b0;
- defparam \GPIO6_2~output .CFG_SLR = 1'b0;
- defparam \GPIO6_2~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \GPIO6_2~output .CFG_PDRCTRL = 4'b0100;
- defparam \GPIO6_2~output .CFG_KEEP = 2'b00;
- defparam \GPIO6_2~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \GPIO6_2~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \GPIO6_2~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \GPIO6_2~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \GPIO6_2~output .DPCLK_DELAY = 4'b0000;
- defparam \GPIO6_2~output .OUT_DELAY = 1'b0;
- defparam \GPIO6_2~output .IN_DATA_DELAY = 3'b000;
- defparam \GPIO6_2~output .IN_REG_DELAY = 3'b000;
- alta_rio \GPIO9_0~output (
- .padio(GPIO9_0),
- .datain(\rv32.gpio9_io_out_data[0] ),
- .oe(\rv32.gpio9_io_out_en[0] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(),
- .regout());
- defparam \GPIO9_0~output .coord_x = 14;
- defparam \GPIO9_0~output .coord_y = 13;
- defparam \GPIO9_0~output .coord_z = 2;
- defparam \GPIO9_0~output .IN_ASYNC_MODE = 1'b0;
- defparam \GPIO9_0~output .IN_SYNC_MODE = 1'b0;
- defparam \GPIO9_0~output .IN_POWERUP = 1'b0;
- defparam \GPIO9_0~output .OUT_REG_MODE = 1'b0;
- defparam \GPIO9_0~output .OUT_ASYNC_MODE = 1'b0;
- defparam \GPIO9_0~output .OUT_SYNC_MODE = 1'b0;
- defparam \GPIO9_0~output .OUT_POWERUP = 1'b0;
- defparam \GPIO9_0~output .OE_REG_MODE = 1'b0;
- defparam \GPIO9_0~output .OE_ASYNC_MODE = 1'b0;
- defparam \GPIO9_0~output .OE_SYNC_MODE = 1'b0;
- defparam \GPIO9_0~output .OE_POWERUP = 1'b0;
- defparam \GPIO9_0~output .CFG_TRI_INPUT = 1'b0;
- defparam \GPIO9_0~output .CFG_INPUT_EN = 1'b0;
- defparam \GPIO9_0~output .CFG_PULL_UP = 1'b0;
- defparam \GPIO9_0~output .CFG_SLR = 1'b0;
- defparam \GPIO9_0~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \GPIO9_0~output .CFG_PDRCTRL = 4'b0100;
- defparam \GPIO9_0~output .CFG_KEEP = 2'b00;
- defparam \GPIO9_0~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \GPIO9_0~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \GPIO9_0~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \GPIO9_0~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \GPIO9_0~output .DPCLK_DELAY = 4'b0000;
- defparam \GPIO9_0~output .OUT_DELAY = 1'b0;
- defparam \GPIO9_0~output .IN_DATA_DELAY = 3'b000;
- defparam \GPIO9_0~output .IN_REG_DELAY = 3'b000;
- alta_rio \GPIO9_1~output (
- .padio(GPIO9_1),
- .datain(\rv32.gpio9_io_out_data[1] ),
- .oe(\rv32.gpio9_io_out_en[1] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\GPIO9_1~input_o ),
- .regout());
- defparam \GPIO9_1~output .coord_x = 14;
- defparam \GPIO9_1~output .coord_y = 13;
- defparam \GPIO9_1~output .coord_z = 0;
- defparam \GPIO9_1~output .IN_ASYNC_MODE = 1'b0;
- defparam \GPIO9_1~output .IN_SYNC_MODE = 1'b0;
- defparam \GPIO9_1~output .IN_POWERUP = 1'b0;
- defparam \GPIO9_1~output .OUT_REG_MODE = 1'b0;
- defparam \GPIO9_1~output .OUT_ASYNC_MODE = 1'b0;
- defparam \GPIO9_1~output .OUT_SYNC_MODE = 1'b0;
- defparam \GPIO9_1~output .OUT_POWERUP = 1'b0;
- defparam \GPIO9_1~output .OE_REG_MODE = 1'b0;
- defparam \GPIO9_1~output .OE_ASYNC_MODE = 1'b0;
- defparam \GPIO9_1~output .OE_SYNC_MODE = 1'b0;
- defparam \GPIO9_1~output .OE_POWERUP = 1'b0;
- defparam \GPIO9_1~output .CFG_TRI_INPUT = 1'b0;
- defparam \GPIO9_1~output .CFG_INPUT_EN = 1'b1;
- defparam \GPIO9_1~output .CFG_PULL_UP = 1'b0;
- defparam \GPIO9_1~output .CFG_SLR = 1'b0;
- defparam \GPIO9_1~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \GPIO9_1~output .CFG_PDRCTRL = 4'b0100;
- defparam \GPIO9_1~output .CFG_KEEP = 2'b00;
- defparam \GPIO9_1~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \GPIO9_1~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \GPIO9_1~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \GPIO9_1~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \GPIO9_1~output .DPCLK_DELAY = 4'b0000;
- defparam \GPIO9_1~output .OUT_DELAY = 1'b0;
- defparam \GPIO9_1~output .IN_DATA_DELAY = 3'b000;
- defparam \GPIO9_1~output .IN_REG_DELAY = 3'b000;
- alta_rio \GPIO9_2~output (
- .padio(GPIO9_2),
- .datain(\rv32.gpio9_io_out_data[2] ),
- .oe(\rv32.gpio9_io_out_en[2] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(),
- .regout());
- defparam \GPIO9_2~output .coord_x = 15;
- defparam \GPIO9_2~output .coord_y = 13;
- defparam \GPIO9_2~output .coord_z = 0;
- defparam \GPIO9_2~output .IN_ASYNC_MODE = 1'b0;
- defparam \GPIO9_2~output .IN_SYNC_MODE = 1'b0;
- defparam \GPIO9_2~output .IN_POWERUP = 1'b0;
- defparam \GPIO9_2~output .OUT_REG_MODE = 1'b0;
- defparam \GPIO9_2~output .OUT_ASYNC_MODE = 1'b0;
- defparam \GPIO9_2~output .OUT_SYNC_MODE = 1'b0;
- defparam \GPIO9_2~output .OUT_POWERUP = 1'b0;
- defparam \GPIO9_2~output .OE_REG_MODE = 1'b0;
- defparam \GPIO9_2~output .OE_ASYNC_MODE = 1'b0;
- defparam \GPIO9_2~output .OE_SYNC_MODE = 1'b0;
- defparam \GPIO9_2~output .OE_POWERUP = 1'b0;
- defparam \GPIO9_2~output .CFG_TRI_INPUT = 1'b0;
- defparam \GPIO9_2~output .CFG_INPUT_EN = 1'b0;
- defparam \GPIO9_2~output .CFG_PULL_UP = 1'b0;
- defparam \GPIO9_2~output .CFG_SLR = 1'b0;
- defparam \GPIO9_2~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \GPIO9_2~output .CFG_PDRCTRL = 4'b0100;
- defparam \GPIO9_2~output .CFG_KEEP = 2'b00;
- defparam \GPIO9_2~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \GPIO9_2~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \GPIO9_2~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \GPIO9_2~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \GPIO9_2~output .DPCLK_DELAY = 4'b0000;
- defparam \GPIO9_2~output .OUT_DELAY = 1'b0;
- defparam \GPIO9_2~output .IN_DATA_DELAY = 3'b000;
- defparam \GPIO9_2~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_HSE~input (
- .padio(PIN_HSE),
- .datain(gnd),
- .oe(gnd),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_HSE~input_o ),
- .regout());
- defparam \PIN_HSE~input .coord_x = 22;
- defparam \PIN_HSE~input .coord_y = 4;
- defparam \PIN_HSE~input .coord_z = 1;
- defparam \PIN_HSE~input .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .IN_SYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .IN_POWERUP = 1'b0;
- defparam \PIN_HSE~input .OUT_REG_MODE = 1'b0;
- defparam \PIN_HSE~input .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .OUT_POWERUP = 1'b0;
- defparam \PIN_HSE~input .OE_REG_MODE = 1'b0;
- defparam \PIN_HSE~input .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .OE_SYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .OE_POWERUP = 1'b0;
- defparam \PIN_HSE~input .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_HSE~input .CFG_PULL_UP = 1'b0;
- defparam \PIN_HSE~input .CFG_SLR = 1'b0;
- defparam \PIN_HSE~input .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_HSE~input .CFG_PDRCTRL = 4'b0010;
- defparam \PIN_HSE~input .CFG_KEEP = 2'b00;
- defparam \PIN_HSE~input .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_HSE~input .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_HSE~input .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_HSE~input .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_HSE~input .DPCLK_DELAY = 4'b0000;
- defparam \PIN_HSE~input .OUT_DELAY = 1'b0;
- defparam \PIN_HSE~input .IN_DATA_DELAY = 3'b000;
- defparam \PIN_HSE~input .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_HSI~input (
- .padio(PIN_HSI),
- .datain(gnd),
- .oe(gnd),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_HSI~input_o ),
- .regout());
- defparam \PIN_HSI~input .coord_x = 22;
- defparam \PIN_HSI~input .coord_y = 4;
- defparam \PIN_HSI~input .coord_z = 0;
- defparam \PIN_HSI~input .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .IN_SYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .IN_POWERUP = 1'b0;
- defparam \PIN_HSI~input .OUT_REG_MODE = 1'b0;
- defparam \PIN_HSI~input .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .OUT_POWERUP = 1'b0;
- defparam \PIN_HSI~input .OE_REG_MODE = 1'b0;
- defparam \PIN_HSI~input .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .OE_SYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .OE_POWERUP = 1'b0;
- defparam \PIN_HSI~input .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_HSI~input .CFG_PULL_UP = 1'b0;
- defparam \PIN_HSI~input .CFG_SLR = 1'b0;
- defparam \PIN_HSI~input .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_HSI~input .CFG_PDRCTRL = 4'b0010;
- defparam \PIN_HSI~input .CFG_KEEP = 2'b00;
- defparam \PIN_HSI~input .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_HSI~input .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_HSI~input .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_HSI~input .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_HSI~input .DPCLK_DELAY = 4'b0000;
- defparam \PIN_HSI~input .OUT_DELAY = 1'b0;
- defparam \PIN_HSI~input .IN_DATA_DELAY = 3'b000;
- defparam \PIN_HSI~input .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_OSC~input (
- .padio(PIN_OSC),
- .datain(gnd),
- .oe(gnd),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_OSC~input_o ),
- .regout());
- defparam \PIN_OSC~input .coord_x = 22;
- defparam \PIN_OSC~input .coord_y = 4;
- defparam \PIN_OSC~input .coord_z = 2;
- defparam \PIN_OSC~input .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .IN_SYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .IN_POWERUP = 1'b0;
- defparam \PIN_OSC~input .OUT_REG_MODE = 1'b0;
- defparam \PIN_OSC~input .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .OUT_POWERUP = 1'b0;
- defparam \PIN_OSC~input .OE_REG_MODE = 1'b0;
- defparam \PIN_OSC~input .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .OE_SYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .OE_POWERUP = 1'b0;
- defparam \PIN_OSC~input .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_OSC~input .CFG_PULL_UP = 1'b0;
- defparam \PIN_OSC~input .CFG_SLR = 1'b0;
- defparam \PIN_OSC~input .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_OSC~input .CFG_PDRCTRL = 4'b0010;
- defparam \PIN_OSC~input .CFG_KEEP = 2'b00;
- defparam \PIN_OSC~input .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_OSC~input .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_OSC~input .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_OSC~input .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_OSC~input .DPCLK_DELAY = 4'b0000;
- defparam \PIN_OSC~input .OUT_DELAY = 1'b0;
- defparam \PIN_OSC~input .IN_DATA_DELAY = 3'b000;
- defparam \PIN_OSC~input .IN_REG_DELAY = 3'b000;
- alta_asyncctrl asyncreset_ctrl_X49_Y1_N0(
- .Din(\rv32.sys_ctrl_pllEnable ),
- .Dout(\rv32.sys_ctrl_pllEnable__AsyncReset_X49_Y1_INV ));
- defparam asyncreset_ctrl_X49_Y1_N0.coord_x = 20;
- defparam asyncreset_ctrl_X49_Y1_N0.coord_y = 5;
- defparam asyncreset_ctrl_X49_Y1_N0.coord_z = 0;
- defparam asyncreset_ctrl_X49_Y1_N0.AsyncCtrlMux = 2'b11;
- alta_clkenctrl clken_ctrl_X49_Y1_N0(
- .ClkIn(\auto_generated_inst.hbo_13_1797ab7b230f061a_bp ),
- .ClkEn(),
- .ClkOut(\auto_generated_inst.hbo_13_1797ab7b230f061a_bp_X49_Y1_SIG_VCC ));
- defparam clken_ctrl_X49_Y1_N0.coord_x = 20;
- defparam clken_ctrl_X49_Y1_N0.coord_y = 5;
- defparam clken_ctrl_X49_Y1_N0.coord_z = 0;
- defparam clken_ctrl_X49_Y1_N0.ClkMux = 2'b10;
- defparam clken_ctrl_X49_Y1_N0.ClkEnMux = 2'b01;
- alta_io_gclk \gclksw_inst|gclk_switch (
- .inclk(\gclksw_inst|gclk_switch__alta_gclksw__clkout ),
- .outclk(\auto_generated_inst.hbo_22_f9ff3d300b43c0f2_bp ));
- defparam \gclksw_inst|gclk_switch .coord_x = 22;
- defparam \gclksw_inst|gclk_switch .coord_y = 4;
- defparam \gclksw_inst|gclk_switch .coord_z = 5;
- alta_gclksw \gclksw_inst|gclk_switch__alta_gclksw (
- .resetn(\rv32.resetn_out ),
- .clkin0(\PIN_HSI~input_o ),
- .clkin1(\PIN_HSE~input_o ),
- .clkin2(\pll_inst|auto_generated|pll1_CLK_bus [0]),
- .clkin3(1'bx),
- .select({\rv32.sys_ctrl_clkSource[1] , \rv32.sys_ctrl_clkSource[0] }),
- .clkout(\gclksw_inst|gclk_switch__alta_gclksw__clkout ));
- defparam \gclksw_inst|gclk_switch__alta_gclksw .coord_x = 22;
- defparam \gclksw_inst|gclk_switch__alta_gclksw .coord_y = 4;
- defparam \gclksw_inst|gclk_switch__alta_gclksw .coord_z = 0;
- alta_slice \pll_inst|auto_generated|locked (
- .A(vcc),
- .B(vcc),
- .C(\auto_generated_inst.hbo_13_1797ab7b230f061a_bp ),
- .D(\pll_inst|auto_generated|pll_lock_sync~q ),
- .Cin(),
- .Qin(),
- .Clk(),
- .AsyncReset(),
- .SyncReset(),
- .ShiftData(),
- .SyncLoad(),
- .LutOut(\pll_inst|auto_generated|locked~combout ),
- .Cout(),
- .Q());
- defparam \pll_inst|auto_generated|locked .coord_x = 20;
- defparam \pll_inst|auto_generated|locked .coord_y = 5;
- defparam \pll_inst|auto_generated|locked .coord_z = 13;
- defparam \pll_inst|auto_generated|locked .mask = 16'hF000;
- defparam \pll_inst|auto_generated|locked .modeMux = 1'b0;
- defparam \pll_inst|auto_generated|locked .FeedbackMux = 1'b0;
- defparam \pll_inst|auto_generated|locked .ShiftMux = 1'b0;
- defparam \pll_inst|auto_generated|locked .BypassEn = 1'b0;
- defparam \pll_inst|auto_generated|locked .CarryEnb = 1'b1;
- alta_io_gclk \pll_inst|auto_generated|locked~clkctrl (
- .inclk(\pll_inst|auto_generated|locked~combout ),
- .outclk(\pll_inst|auto_generated|locked~clkctrl_outclk ));
- defparam \pll_inst|auto_generated|locked~clkctrl .coord_x = 22;
- defparam \pll_inst|auto_generated|locked~clkctrl .coord_y = 4;
- defparam \pll_inst|auto_generated|locked~clkctrl .coord_z = 4;
- alta_pllve \pll_inst|auto_generated|pll1 (
- .clkin(\PIN_HSE~input_o ),
- .clkfb(\pll_inst|auto_generated|pll1~FBOUT ),
- .pfden(vcc),
- .resetn(\rv32.sys_ctrl_pllEnable ),
- .phasecounterselect({gnd, gnd, gnd}),
- .phaseupdown(gnd),
- .phasestep(gnd),
- .scanclk(gnd),
- .scanclkena(vcc),
- .scandata(gnd),
- .configupdate(gnd),
- .scandataout(),
- .scandone(),
- .phasedone(),
- .clkout0(\pll_inst|auto_generated|pll1_CLK_bus [0]),
- .clkout1(\pll_inst|auto_generated|pll1_CLK_bus [1]),
- .clkout2(\pll_inst|auto_generated|pll1_CLK_bus [2]),
- .clkout3(\pll_inst|auto_generated|pll1_CLK_bus [3]),
- .clkout4(\pll_inst|auto_generated|pll1_CLK_bus [4]),
- .clkfbout(\pll_inst|auto_generated|pll1~FBOUT ),
- .lock(\auto_generated_inst.hbo_13_1797ab7b230f061a_bp ));
- defparam \pll_inst|auto_generated|pll1 .coord_x = 22;
- defparam \pll_inst|auto_generated|pll1 .coord_y = 5;
- defparam \pll_inst|auto_generated|pll1 .coord_z = 0;
- defparam \pll_inst|auto_generated|pll1 .CLKIN_HIGH = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKIN_LOW = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKIN_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKIN_BYPASS = 1'b1;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_HIGH = 8'b00011101;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_LOW = 8'b00011101;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKDIV0_EN = 1'b1;
- defparam \pll_inst|auto_generated|pll1 .CLKDIV1_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKDIV2_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKDIV3_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKDIV4_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_HIGH = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_LOW = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_HIGH = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_LOW = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_HIGH = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_LOW = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_HIGH = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_LOW = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_HIGH = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_LOW = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .FEEDBACK_MODE = 3'b100;
- defparam \pll_inst|auto_generated|pll1 .FBDELAY_VAL = 3'b100;
- defparam \pll_inst|auto_generated|pll1 .PLLOUTP_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .PLLOUTN_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_CASCADE = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_CASCADE = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_CASCADE = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_CASCADE = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .VCO_POST_DIV = 1'b1;
- defparam \pll_inst|auto_generated|pll1 .REG_CTRL = 2'b00;
- defparam \pll_inst|auto_generated|pll1 .CP = 3'b100;
- defparam \pll_inst|auto_generated|pll1 .RREF = 2'b01;
- defparam \pll_inst|auto_generated|pll1 .RVI = 2'b01;
- defparam \pll_inst|auto_generated|pll1 .IVCO = 3'b010;
- defparam \pll_inst|auto_generated|pll1 .PLL_EN_FLAG = 1'b1;
- alta_slice \pll_inst|auto_generated|pll_lock_sync (
- .A(vcc),
- .B(vcc),
- .C(vcc),
- .D(vcc),
- .Cin(),
- .Qin(\pll_inst|auto_generated|pll_lock_sync~q ),
- .Clk(\auto_generated_inst.hbo_13_1797ab7b230f061a_bp_X49_Y1_SIG_VCC ),
- .AsyncReset(\rv32.sys_ctrl_pllEnable__AsyncReset_X49_Y1_INV ),
- .SyncReset(),
- .ShiftData(),
- .SyncLoad(),
- .LutOut(\pll_inst|auto_generated|pll_lock_sync~feeder_combout ),
- .Cout(),
- .Q(\pll_inst|auto_generated|pll_lock_sync~q ));
- defparam \pll_inst|auto_generated|pll_lock_sync .coord_x = 20;
- defparam \pll_inst|auto_generated|pll_lock_sync .coord_y = 5;
- defparam \pll_inst|auto_generated|pll_lock_sync .coord_z = 7;
- defparam \pll_inst|auto_generated|pll_lock_sync .mask = 16'hFFFF;
- defparam \pll_inst|auto_generated|pll_lock_sync .modeMux = 1'b0;
- defparam \pll_inst|auto_generated|pll_lock_sync .FeedbackMux = 1'b0;
- defparam \pll_inst|auto_generated|pll_lock_sync .ShiftMux = 1'b0;
- defparam \pll_inst|auto_generated|pll_lock_sync .BypassEn = 1'b0;
- defparam \pll_inst|auto_generated|pll_lock_sync .CarryEnb = 1'b1;
- alta_rv32 rv32(
- .sys_clk(\gclksw_inst|gclk_switch__alta_gclksw__clkout ),
- .mem_ahb_hready(\rv32.mem_ahb_hready ),
- .mem_ahb_hreadyout(vcc),
- .mem_ahb_htrans({\rv32.mem_ahb_htrans[1] , \rv32.mem_ahb_htrans[0] }),
- .mem_ahb_hsize({\rv32.mem_ahb_hsize[2] , \rv32.mem_ahb_hsize[1] , \rv32.mem_ahb_hsize[0] }),
- .mem_ahb_hburst({\rv32.mem_ahb_hburst[2] , \rv32.mem_ahb_hburst[1] , \rv32.mem_ahb_hburst[0] }),
- .mem_ahb_hwrite(\rv32.mem_ahb_hwrite ),
- .mem_ahb_haddr({\rv32.mem_ahb_haddr[31] , \rv32.mem_ahb_haddr[30] , \rv32.mem_ahb_haddr[29] , \rv32.mem_ahb_haddr[28] , \rv32.mem_ahb_haddr[27] , \rv32.mem_ahb_haddr[26] , \rv32.mem_ahb_haddr[25] , \rv32.mem_ahb_haddr[24] , \rv32.mem_ahb_haddr[23] , \rv32.mem_ahb_haddr[22] , \rv32.mem_ahb_haddr[21] , \rv32.mem_ahb_haddr[20] , \rv32.mem_ahb_haddr[19] , \rv32.mem_ahb_haddr[18] , \rv32.mem_ahb_haddr[17] , \rv32.mem_ahb_haddr[16] , \rv32.mem_ahb_haddr[15] , \rv32.mem_ahb_haddr[14] , \rv32.mem_ahb_haddr[13] , \rv32.mem_ahb_haddr[12] , \rv32.mem_ahb_haddr[11] , \rv32.mem_ahb_haddr[10] , \rv32.mem_ahb_haddr[9] , \rv32.mem_ahb_haddr[8] , \rv32.mem_ahb_haddr[7] , \rv32.mem_ahb_haddr[6] , \rv32.mem_ahb_haddr[5] , \rv32.mem_ahb_haddr[4] , \rv32.mem_ahb_haddr[3] , \rv32.mem_ahb_haddr[2] , \rv32.mem_ahb_haddr[1] , \rv32.mem_ahb_haddr[0] }),
- .mem_ahb_hwdata({\rv32.mem_ahb_hwdata[31] , \rv32.mem_ahb_hwdata[30] , \rv32.mem_ahb_hwdata[29] , \rv32.mem_ahb_hwdata[28] , \rv32.mem_ahb_hwdata[27] , \rv32.mem_ahb_hwdata[26] , \rv32.mem_ahb_hwdata[25] , \rv32.mem_ahb_hwdata[24] , \rv32.mem_ahb_hwdata[23] , \rv32.mem_ahb_hwdata[22] , \rv32.mem_ahb_hwdata[21] , \rv32.mem_ahb_hwdata[20] , \rv32.mem_ahb_hwdata[19] , \rv32.mem_ahb_hwdata[18] , \rv32.mem_ahb_hwdata[17] , \rv32.mem_ahb_hwdata[16] , \rv32.mem_ahb_hwdata[15] , \rv32.mem_ahb_hwdata[14] , \rv32.mem_ahb_hwdata[13] , \rv32.mem_ahb_hwdata[12] , \rv32.mem_ahb_hwdata[11] , \rv32.mem_ahb_hwdata[10] , \rv32.mem_ahb_hwdata[9] , \rv32.mem_ahb_hwdata[8] , \rv32.mem_ahb_hwdata[7] , \rv32.mem_ahb_hwdata[6] , \rv32.mem_ahb_hwdata[5] , \rv32.mem_ahb_hwdata[4] , \rv32.mem_ahb_hwdata[3] , \rv32.mem_ahb_hwdata[2] , \rv32.mem_ahb_hwdata[1] , \rv32.mem_ahb_hwdata[0] }),
- .mem_ahb_hresp(gnd),
- .mem_ahb_hrdata({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .slave_ahb_hsel(gnd),
- .slave_ahb_hready(vcc),
- .slave_ahb_hreadyout(\rv32.slave_ahb_hreadyout ),
- .slave_ahb_htrans({gnd, gnd}),
- .slave_ahb_hsize({gnd, gnd, gnd}),
- .slave_ahb_hburst({gnd, gnd, gnd}),
- .slave_ahb_hwrite(gnd),
- .slave_ahb_haddr({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .slave_ahb_hwdata({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .slave_ahb_hresp(\rv32.slave_ahb_hresp ),
- .slave_ahb_hrdata({\rv32.slave_ahb_hrdata[31] , \rv32.slave_ahb_hrdata[30] , \rv32.slave_ahb_hrdata[29] , \rv32.slave_ahb_hrdata[28] , \rv32.slave_ahb_hrdata[27] , \rv32.slave_ahb_hrdata[26] , \rv32.slave_ahb_hrdata[25] , \rv32.slave_ahb_hrdata[24] , \rv32.slave_ahb_hrdata[23] , \rv32.slave_ahb_hrdata[22] , \rv32.slave_ahb_hrdata[21] , \rv32.slave_ahb_hrdata[20] , \rv32.slave_ahb_hrdata[19] , \rv32.slave_ahb_hrdata[18] , \rv32.slave_ahb_hrdata[17] , \rv32.slave_ahb_hrdata[16] , \rv32.slave_ahb_hrdata[15] , \rv32.slave_ahb_hrdata[14] , \rv32.slave_ahb_hrdata[13] , \rv32.slave_ahb_hrdata[12] , \rv32.slave_ahb_hrdata[11] , \rv32.slave_ahb_hrdata[10] , \rv32.slave_ahb_hrdata[9] , \rv32.slave_ahb_hrdata[8] , \rv32.slave_ahb_hrdata[7] , \rv32.slave_ahb_hrdata[6] , \rv32.slave_ahb_hrdata[5] , \rv32.slave_ahb_hrdata[4] , \rv32.slave_ahb_hrdata[3] , \rv32.slave_ahb_hrdata[2] , \rv32.slave_ahb_hrdata[1] , \rv32.slave_ahb_hrdata[0] }),
- .gpio0_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio0_io_out_data({\rv32.gpio0_io_out_data[7] , \rv32.gpio0_io_out_data[6] , \rv32.gpio0_io_out_data[5] , \rv32.gpio0_io_out_data[4] , \rv32.gpio0_io_out_data[3] , \rv32.gpio0_io_out_data[2] , \rv32.gpio0_io_out_data[1] , \rv32.gpio0_io_out_data[0] }),
- .gpio0_io_out_en({\rv32.gpio0_io_out_en[7] , \rv32.gpio0_io_out_en[6] , \rv32.gpio0_io_out_en[5] , \rv32.gpio0_io_out_en[4] , \rv32.gpio0_io_out_en[3] , \rv32.gpio0_io_out_en[2] , \rv32.gpio0_io_out_en[1] , \rv32.gpio0_io_out_en[0] }),
- .gpio1_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio1_io_out_data({\rv32.gpio1_io_out_data[7] , \rv32.gpio1_io_out_data[6] , \rv32.gpio1_io_out_data[5] , \rv32.gpio1_io_out_data[4] , \rv32.gpio1_io_out_data[3] , \rv32.gpio1_io_out_data[2] , \rv32.gpio1_io_out_data[1] , \rv32.gpio1_io_out_data[0] }),
- .gpio1_io_out_en({\rv32.gpio1_io_out_en[7] , \rv32.gpio1_io_out_en[6] , \rv32.gpio1_io_out_en[5] , \rv32.gpio1_io_out_en[4] , \rv32.gpio1_io_out_en[3] , \rv32.gpio1_io_out_en[2] , \rv32.gpio1_io_out_en[1] , \rv32.gpio1_io_out_en[0] }),
- .sys_ctrl_clkSource({\rv32.sys_ctrl_clkSource[1] , \rv32.sys_ctrl_clkSource[0] }),
- .sys_ctrl_hseEnable(\rv32.sys_ctrl_hseEnable ),
- .sys_ctrl_hseBypass(\rv32.sys_ctrl_hseBypass ),
- .sys_ctrl_pllEnable(\rv32.sys_ctrl_pllEnable ),
- .sys_ctrl_pllReady(\auto_generated_inst.hbo_13_1797ab7b230f061a_bp ),
- .sys_ctrl_sleep(\rv32.sys_ctrl_sleep ),
- .sys_ctrl_stop(\rv32.sys_ctrl_stop ),
- .sys_ctrl_standby(\rv32.sys_ctrl_standby ),
- .gpio2_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio2_io_out_data({\rv32.gpio2_io_out_data[7] , \rv32.gpio2_io_out_data[6] , \rv32.gpio2_io_out_data[5] , \rv32.gpio2_io_out_data[4] , \rv32.gpio2_io_out_data[3] , \rv32.gpio2_io_out_data[2] , \rv32.gpio2_io_out_data[1] , \rv32.gpio2_io_out_data[0] }),
- .gpio2_io_out_en({\rv32.gpio2_io_out_en[7] , \rv32.gpio2_io_out_en[6] , \rv32.gpio2_io_out_en[5] , \rv32.gpio2_io_out_en[4] , \rv32.gpio2_io_out_en[3] , \rv32.gpio2_io_out_en[2] , \rv32.gpio2_io_out_en[1] , \rv32.gpio2_io_out_en[0] }),
- .gpio3_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, \GPIO3_0~input_o }),
- .gpio3_io_out_data({\rv32.gpio3_io_out_data[7] , \rv32.gpio3_io_out_data[6] , \rv32.gpio3_io_out_data[5] , \rv32.gpio3_io_out_data[4] , \rv32.gpio3_io_out_data[3] , \rv32.gpio3_io_out_data[2] , \rv32.gpio3_io_out_data[1] , \rv32.gpio3_io_out_data[0] }),
- .gpio3_io_out_en({\rv32.gpio3_io_out_en[7] , \rv32.gpio3_io_out_en[6] , \rv32.gpio3_io_out_en[5] , \rv32.gpio3_io_out_en[4] , \rv32.gpio3_io_out_en[3] , \rv32.gpio3_io_out_en[2] , \rv32.gpio3_io_out_en[1] , \rv32.gpio3_io_out_en[0] }),
- .gpio4_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio4_io_out_data({\rv32.gpio4_io_out_data[7] , \rv32.gpio4_io_out_data[6] , \rv32.gpio4_io_out_data[5] , \rv32.gpio4_io_out_data[4] , \rv32.gpio4_io_out_data[3] , \rv32.gpio4_io_out_data[2] , \rv32.gpio4_io_out_data[1] , \rv32.gpio4_io_out_data[0] }),
- .gpio4_io_out_en({\rv32.gpio4_io_out_en[7] , \rv32.gpio4_io_out_en[6] , \rv32.gpio4_io_out_en[5] , \rv32.gpio4_io_out_en[4] , \rv32.gpio4_io_out_en[3] , \rv32.gpio4_io_out_en[2] , \rv32.gpio4_io_out_en[1] , \rv32.gpio4_io_out_en[0] }),
- .gpio5_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio5_io_out_data({\rv32.gpio5_io_out_data[7] , \rv32.gpio5_io_out_data[6] , \rv32.gpio5_io_out_data[5] , \rv32.gpio5_io_out_data[4] , \rv32.gpio5_io_out_data[3] , \rv32.gpio5_io_out_data[2] , \rv32.gpio5_io_out_data[1] , \rv32.gpio5_io_out_data[0] }),
- .gpio5_io_out_en({\rv32.gpio5_io_out_en[7] , \rv32.gpio5_io_out_en[6] , \rv32.gpio5_io_out_en[5] , \rv32.gpio5_io_out_en[4] , \rv32.gpio5_io_out_en[3] , \rv32.gpio5_io_out_en[2] , \rv32.gpio5_io_out_en[1] , \rv32.gpio5_io_out_en[0] }),
- .gpio6_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio6_io_out_data({\rv32.gpio6_io_out_data[7] , \rv32.gpio6_io_out_data[6] , \rv32.gpio6_io_out_data[5] , \rv32.gpio6_io_out_data[4] , \rv32.gpio6_io_out_data[3] , \rv32.gpio6_io_out_data[2] , \rv32.gpio6_io_out_data[1] , \rv32.gpio6_io_out_data[0] }),
- .gpio6_io_out_en({\rv32.gpio6_io_out_en[7] , \rv32.gpio6_io_out_en[6] , \rv32.gpio6_io_out_en[5] , \rv32.gpio6_io_out_en[4] , \rv32.gpio6_io_out_en[3] , \rv32.gpio6_io_out_en[2] , \rv32.gpio6_io_out_en[1] , \rv32.gpio6_io_out_en[0] }),
- .gpio7_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio7_io_out_data({\rv32.gpio7_io_out_data[7] , \rv32.gpio7_io_out_data[6] , \rv32.gpio7_io_out_data[5] , \rv32.gpio7_io_out_data[4] , \rv32.gpio7_io_out_data[3] , \rv32.gpio7_io_out_data[2] , \rv32.gpio7_io_out_data[1] , \rv32.gpio7_io_out_data[0] }),
- .gpio7_io_out_en({\rv32.gpio7_io_out_en[7] , \rv32.gpio7_io_out_en[6] , \rv32.gpio7_io_out_en[5] , \rv32.gpio7_io_out_en[4] , \rv32.gpio7_io_out_en[3] , \rv32.gpio7_io_out_en[2] , \rv32.gpio7_io_out_en[1] , \rv32.gpio7_io_out_en[0] }),
- .gpio8_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio8_io_out_data({\rv32.gpio8_io_out_data[7] , \rv32.gpio8_io_out_data[6] , \rv32.gpio8_io_out_data[5] , \rv32.gpio8_io_out_data[4] , \rv32.gpio8_io_out_data[3] , \rv32.gpio8_io_out_data[2] , \rv32.gpio8_io_out_data[1] , \rv32.gpio8_io_out_data[0] }),
- .gpio8_io_out_en({\rv32.gpio8_io_out_en[7] , \rv32.gpio8_io_out_en[6] , \rv32.gpio8_io_out_en[5] , \rv32.gpio8_io_out_en[4] , \rv32.gpio8_io_out_en[3] , \rv32.gpio8_io_out_en[2] , \rv32.gpio8_io_out_en[1] , \rv32.gpio8_io_out_en[0] }),
- .gpio9_io_in({gnd, gnd, gnd, gnd, gnd, gnd, \GPIO9_1~input_o , gnd}),
- .gpio9_io_out_data({\rv32.gpio9_io_out_data[7] , \rv32.gpio9_io_out_data[6] , \rv32.gpio9_io_out_data[5] , \rv32.gpio9_io_out_data[4] , \rv32.gpio9_io_out_data[3] , \rv32.gpio9_io_out_data[2] , \rv32.gpio9_io_out_data[1] , \rv32.gpio9_io_out_data[0] }),
- .gpio9_io_out_en({\rv32.gpio9_io_out_en[7] , \rv32.gpio9_io_out_en[6] , \rv32.gpio9_io_out_en[5] , \rv32.gpio9_io_out_en[4] , \rv32.gpio9_io_out_en[3] , \rv32.gpio9_io_out_en[2] , \rv32.gpio9_io_out_en[1] , \rv32.gpio9_io_out_en[0] }),
- .ext_resetn(vcc),
- .resetn_out(\rv32.resetn_out ),
- .dmactive(\rv32.dmactive ),
- .swj_JTAGNSW(\rv32.swj_JTAGNSW ),
- .swj_JTAGSTATE({\rv32.swj_JTAGSTATE[3] , \rv32.swj_JTAGSTATE[2] , \rv32.swj_JTAGSTATE[1] , \rv32.swj_JTAGSTATE[0] }),
- .swj_JTAGIR({\rv32.swj_JTAGIR[3] , \rv32.swj_JTAGIR[2] , \rv32.swj_JTAGIR[1] , \rv32.swj_JTAGIR[0] }),
- .ext_int({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .ext_dma_DMACBREQ({gnd, gnd, gnd, gnd}),
- .ext_dma_DMACLBREQ({gnd, gnd, gnd, gnd}),
- .ext_dma_DMACSREQ({gnd, gnd, gnd, gnd}),
- .ext_dma_DMACLSREQ({gnd, gnd, gnd, gnd}),
- .ext_dma_DMACCLR({\rv32.ext_dma_DMACCLR[3] , \rv32.ext_dma_DMACCLR[2] , \rv32.ext_dma_DMACCLR[1] , \rv32.ext_dma_DMACCLR[0] }),
- .ext_dma_DMACTC({\rv32.ext_dma_DMACTC[3] , \rv32.ext_dma_DMACTC[2] , \rv32.ext_dma_DMACTC[1] , \rv32.ext_dma_DMACTC[0] }),
- .local_int({gnd, gnd, gnd, gnd}),
- .test_mode({gnd, gnd}),
- .usb0_xcvr_clk(vcc),
- .usb0_id(vcc));
- defparam rv32.coord_x = 0;
- defparam rv32.coord_y = 5;
- defparam rv32.coord_z = 0;
- endmodule
|