flatten.vx 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979
  1. `timescale 1 ps/ 1 ps
  2. module fpga_boot(
  3. GPIO3_0,
  4. GPIO6_0,
  5. GPIO6_2,
  6. GPIO9_0,
  7. GPIO9_1,
  8. GPIO9_2,
  9. PIN_HSE,
  10. PIN_HSI,
  11. PIN_OSC);
  12. input GPIO3_0;
  13. output GPIO6_0;
  14. output GPIO6_2;
  15. output GPIO9_0;
  16. inout GPIO9_1;
  17. output GPIO9_2;
  18. input PIN_HSE;
  19. input PIN_HSI;
  20. input PIN_OSC;
  21. // module alta_rv32
  22. // Design Ports Information
  23. // module fpga_boot
  24. // Design Ports Information
  25. // GPIO6_0 => Location: PIN_AF14, I/O Standard: 3.3-V LVTTL, Current Strength: 8mA
  26. // GPIO6_2 => Location: PIN_AG12, I/O Standard: 3.3-V LVTTL, Current Strength: 8mA
  27. // GPIO9_0 => Location: PIN_AC15, I/O Standard: 3.3-V LVTTL, Current Strength: 8mA
  28. // GPIO9_2 => Location: PIN_AD15, I/O Standard: 3.3-V LVTTL, Current Strength: 8mA
  29. // PIN_OSC => Location: PIN_AF13, I/O Standard: 3.3-V LVTTL, Current Strength: Default
  30. // GPIO9_1 => Location: PIN_AF15, I/O Standard: 3.3-V LVTTL, Current Strength: 8mA
  31. // GPIO3_0 => Location: PIN_AE13, I/O Standard: 3.3-V LVTTL, Current Strength: Default
  32. // PIN_HSI => Location: PIN_Y2, I/O Standard: 3.3-V LVTTL, Current Strength: Default
  33. // PIN_HSE => Location: PIN_J1, I/O Standard: 3.3-V LVTTL, Current Strength: Default
  34. // module hard_block
  35. // Design Ports Information
  36. // ~ALTERA_ASDO_DATA1~ => Location: PIN_F4, I/O Standard: 3.3-V LVTTL, Current Strength: Default
  37. // ~ALTERA_FLASH_nCE_nCSO~ => Location: PIN_E2, I/O Standard: 3.3-V LVTTL, Current Strength: Default
  38. // ~ALTERA_DCLK~ => Location: PIN_P3, I/O Standard: 3.3-V LVTTL, Current Strength: Default
  39. // ~ALTERA_DATA0~ => Location: PIN_N7, I/O Standard: 3.3-V LVTTL, Current Strength: Default
  40. // ~ALTERA_nCEO~ => Location: PIN_P28, I/O Standard: 3.3-V LVTTL, Current Strength: 8mA
  41. //wire gnd;
  42. //wire gnd;
  43. //wire vcc;
  44. //wire vcc;
  45. //wire unknown;
  46. //wire unknown;
  47. wire \GPIO3_0~input_o ;
  48. //wire \GPIO6_0~output_o ;
  49. //wire \GPIO6_2~output_o ;
  50. //wire \GPIO9_0~output_o ;
  51. //wire \GPIO9_1~output_o ;
  52. wire \GPIO9_1~input_o ;
  53. //wire \GPIO9_2~output_o ;
  54. //wire hbi_7_0_4730eacd893fc1ea_bp;
  55. wire \PIN_HSE~input_o ;
  56. //wire hbi_69_0_9cb2c0024f9919c5_bp;
  57. wire \PIN_HSI~input_o ;
  58. wire \PIN_OSC~input_o ;
  59. //wire hbo_13_1797ab7b230f061a_bp;
  60. //wire \pll_inst|auto_generated|pll1~LOCKED ;
  61. wire \auto_generated_inst.hbo_13_1797ab7b230f061a_bp ;
  62. //wire hbo_22_f9ff3d300b43c0f2_bp;
  63. //wire \gclksw_inst|clkout ;
  64. wire \auto_generated_inst.hbo_22_f9ff3d300b43c0f2_bp ;
  65. //wire devclrn;
  66. tri1 devclrn;
  67. //wire devoe;
  68. tri1 devoe;
  69. //wire devpor;
  70. tri1 devpor;
  71. wire [7:0] gpio3_io_in;
  72. //wire gpio3_io_in[1];
  73. //wire gpio3_io_in[2];
  74. //wire gpio3_io_in[3];
  75. //wire gpio3_io_in[4];
  76. //wire gpio3_io_in[5];
  77. //wire gpio3_io_in[6];
  78. //wire gpio3_io_in[7];
  79. wire [7:0] gpio6_io_out_data;
  80. //wire gpio6_io_out_data[1];
  81. //wire gpio6_io_out_data[3];
  82. //wire gpio6_io_out_data[4];
  83. //wire gpio6_io_out_data[5];
  84. //wire gpio6_io_out_data[6];
  85. //wire gpio6_io_out_data[7];
  86. wire [7:0] gpio6_io_out_en;
  87. //wire gpio6_io_out_en[1];
  88. //wire gpio6_io_out_en[3];
  89. //wire gpio6_io_out_en[4];
  90. //wire gpio6_io_out_en[5];
  91. //wire gpio6_io_out_en[6];
  92. //wire gpio6_io_out_en[7];
  93. wire [7:0] gpio9_io_in;
  94. //wire gpio9_io_in[0];
  95. //wire gpio9_io_in[2];
  96. //wire gpio9_io_in[3];
  97. //wire gpio9_io_in[4];
  98. //wire gpio9_io_in[5];
  99. //wire gpio9_io_in[6];
  100. //wire gpio9_io_in[7];
  101. wire [7:0] gpio9_io_out_data;
  102. //wire gpio9_io_out_data[3];
  103. //wire gpio9_io_out_data[4];
  104. //wire gpio9_io_out_data[5];
  105. //wire gpio9_io_out_data[6];
  106. //wire gpio9_io_out_data[7];
  107. wire [7:0] gpio9_io_out_en;
  108. //wire gpio9_io_out_en[3];
  109. //wire gpio9_io_out_en[4];
  110. //wire gpio9_io_out_en[5];
  111. //wire gpio9_io_out_en[6];
  112. //wire gpio9_io_out_en[7];
  113. wire \pll_inst|auto_generated|locked~clkctrl_outclk ;
  114. wire \pll_inst|auto_generated|locked~combout ;
  115. wire \pll_inst|auto_generated|pll_lock_sync~feeder_combout ;
  116. wire \pll_inst|auto_generated|pll_lock_sync~q ;
  117. wire \rv32.dmactive ;
  118. wire \rv32.ext_dma_DMACCLR[0] ;
  119. wire \rv32.ext_dma_DMACCLR[1] ;
  120. wire \rv32.ext_dma_DMACCLR[2] ;
  121. wire \rv32.ext_dma_DMACCLR[3] ;
  122. wire \rv32.ext_dma_DMACTC[0] ;
  123. wire \rv32.ext_dma_DMACTC[1] ;
  124. wire \rv32.ext_dma_DMACTC[2] ;
  125. wire \rv32.ext_dma_DMACTC[3] ;
  126. wire \rv32.gpio0_io_out_data[0] ;
  127. wire \rv32.gpio0_io_out_data[1] ;
  128. wire \rv32.gpio0_io_out_data[2] ;
  129. wire \rv32.gpio0_io_out_data[3] ;
  130. wire \rv32.gpio0_io_out_data[4] ;
  131. wire \rv32.gpio0_io_out_data[5] ;
  132. wire \rv32.gpio0_io_out_data[6] ;
  133. wire \rv32.gpio0_io_out_data[7] ;
  134. wire \rv32.gpio0_io_out_en[0] ;
  135. wire \rv32.gpio0_io_out_en[1] ;
  136. wire \rv32.gpio0_io_out_en[2] ;
  137. wire \rv32.gpio0_io_out_en[3] ;
  138. wire \rv32.gpio0_io_out_en[4] ;
  139. wire \rv32.gpio0_io_out_en[5] ;
  140. wire \rv32.gpio0_io_out_en[6] ;
  141. wire \rv32.gpio0_io_out_en[7] ;
  142. wire \rv32.gpio1_io_out_data[0] ;
  143. wire \rv32.gpio1_io_out_data[1] ;
  144. wire \rv32.gpio1_io_out_data[2] ;
  145. wire \rv32.gpio1_io_out_data[3] ;
  146. wire \rv32.gpio1_io_out_data[4] ;
  147. wire \rv32.gpio1_io_out_data[5] ;
  148. wire \rv32.gpio1_io_out_data[6] ;
  149. wire \rv32.gpio1_io_out_data[7] ;
  150. wire \rv32.gpio1_io_out_en[0] ;
  151. wire \rv32.gpio1_io_out_en[1] ;
  152. wire \rv32.gpio1_io_out_en[2] ;
  153. wire \rv32.gpio1_io_out_en[3] ;
  154. wire \rv32.gpio1_io_out_en[4] ;
  155. wire \rv32.gpio1_io_out_en[5] ;
  156. wire \rv32.gpio1_io_out_en[6] ;
  157. wire \rv32.gpio1_io_out_en[7] ;
  158. wire \rv32.gpio2_io_out_data[0] ;
  159. wire \rv32.gpio2_io_out_data[1] ;
  160. wire \rv32.gpio2_io_out_data[2] ;
  161. wire \rv32.gpio2_io_out_data[3] ;
  162. wire \rv32.gpio2_io_out_data[4] ;
  163. wire \rv32.gpio2_io_out_data[5] ;
  164. wire \rv32.gpio2_io_out_data[6] ;
  165. wire \rv32.gpio2_io_out_data[7] ;
  166. wire \rv32.gpio2_io_out_en[0] ;
  167. wire \rv32.gpio2_io_out_en[1] ;
  168. wire \rv32.gpio2_io_out_en[2] ;
  169. wire \rv32.gpio2_io_out_en[3] ;
  170. wire \rv32.gpio2_io_out_en[4] ;
  171. wire \rv32.gpio2_io_out_en[5] ;
  172. wire \rv32.gpio2_io_out_en[6] ;
  173. wire \rv32.gpio2_io_out_en[7] ;
  174. wire \rv32.gpio3_io_out_data[0] ;
  175. wire \rv32.gpio3_io_out_data[1] ;
  176. wire \rv32.gpio3_io_out_data[2] ;
  177. wire \rv32.gpio3_io_out_data[3] ;
  178. wire \rv32.gpio3_io_out_data[4] ;
  179. wire \rv32.gpio3_io_out_data[5] ;
  180. wire \rv32.gpio3_io_out_data[6] ;
  181. wire \rv32.gpio3_io_out_data[7] ;
  182. wire \rv32.gpio3_io_out_en[0] ;
  183. wire \rv32.gpio3_io_out_en[1] ;
  184. wire \rv32.gpio3_io_out_en[2] ;
  185. wire \rv32.gpio3_io_out_en[3] ;
  186. wire \rv32.gpio3_io_out_en[4] ;
  187. wire \rv32.gpio3_io_out_en[5] ;
  188. wire \rv32.gpio3_io_out_en[6] ;
  189. wire \rv32.gpio3_io_out_en[7] ;
  190. wire \rv32.gpio4_io_out_data[0] ;
  191. wire \rv32.gpio4_io_out_data[1] ;
  192. wire \rv32.gpio4_io_out_data[2] ;
  193. wire \rv32.gpio4_io_out_data[3] ;
  194. wire \rv32.gpio4_io_out_data[4] ;
  195. wire \rv32.gpio4_io_out_data[5] ;
  196. wire \rv32.gpio4_io_out_data[6] ;
  197. wire \rv32.gpio4_io_out_data[7] ;
  198. wire \rv32.gpio4_io_out_en[0] ;
  199. wire \rv32.gpio4_io_out_en[1] ;
  200. wire \rv32.gpio4_io_out_en[2] ;
  201. wire \rv32.gpio4_io_out_en[3] ;
  202. wire \rv32.gpio4_io_out_en[4] ;
  203. wire \rv32.gpio4_io_out_en[5] ;
  204. wire \rv32.gpio4_io_out_en[6] ;
  205. wire \rv32.gpio4_io_out_en[7] ;
  206. wire \rv32.gpio5_io_out_data[0] ;
  207. wire \rv32.gpio5_io_out_data[1] ;
  208. wire \rv32.gpio5_io_out_data[2] ;
  209. wire \rv32.gpio5_io_out_data[3] ;
  210. wire \rv32.gpio5_io_out_data[4] ;
  211. wire \rv32.gpio5_io_out_data[5] ;
  212. wire \rv32.gpio5_io_out_data[6] ;
  213. wire \rv32.gpio5_io_out_data[7] ;
  214. wire \rv32.gpio5_io_out_en[0] ;
  215. wire \rv32.gpio5_io_out_en[1] ;
  216. wire \rv32.gpio5_io_out_en[2] ;
  217. wire \rv32.gpio5_io_out_en[3] ;
  218. wire \rv32.gpio5_io_out_en[4] ;
  219. wire \rv32.gpio5_io_out_en[5] ;
  220. wire \rv32.gpio5_io_out_en[6] ;
  221. wire \rv32.gpio5_io_out_en[7] ;
  222. wire \rv32.gpio6_io_out_data[0] ;
  223. wire \rv32.gpio6_io_out_data[1] ;
  224. wire \rv32.gpio6_io_out_data[2] ;
  225. wire \rv32.gpio6_io_out_data[3] ;
  226. wire \rv32.gpio6_io_out_data[4] ;
  227. wire \rv32.gpio6_io_out_data[5] ;
  228. wire \rv32.gpio6_io_out_data[6] ;
  229. wire \rv32.gpio6_io_out_data[7] ;
  230. wire \rv32.gpio6_io_out_en[0] ;
  231. wire \rv32.gpio6_io_out_en[1] ;
  232. wire \rv32.gpio6_io_out_en[2] ;
  233. wire \rv32.gpio6_io_out_en[3] ;
  234. wire \rv32.gpio6_io_out_en[4] ;
  235. wire \rv32.gpio6_io_out_en[5] ;
  236. wire \rv32.gpio6_io_out_en[6] ;
  237. wire \rv32.gpio6_io_out_en[7] ;
  238. wire \rv32.gpio7_io_out_data[0] ;
  239. wire \rv32.gpio7_io_out_data[1] ;
  240. wire \rv32.gpio7_io_out_data[2] ;
  241. wire \rv32.gpio7_io_out_data[3] ;
  242. wire \rv32.gpio7_io_out_data[4] ;
  243. wire \rv32.gpio7_io_out_data[5] ;
  244. wire \rv32.gpio7_io_out_data[6] ;
  245. wire \rv32.gpio7_io_out_data[7] ;
  246. wire \rv32.gpio7_io_out_en[0] ;
  247. wire \rv32.gpio7_io_out_en[1] ;
  248. wire \rv32.gpio7_io_out_en[2] ;
  249. wire \rv32.gpio7_io_out_en[3] ;
  250. wire \rv32.gpio7_io_out_en[4] ;
  251. wire \rv32.gpio7_io_out_en[5] ;
  252. wire \rv32.gpio7_io_out_en[6] ;
  253. wire \rv32.gpio7_io_out_en[7] ;
  254. wire \rv32.gpio8_io_out_data[0] ;
  255. wire \rv32.gpio8_io_out_data[1] ;
  256. wire \rv32.gpio8_io_out_data[2] ;
  257. wire \rv32.gpio8_io_out_data[3] ;
  258. wire \rv32.gpio8_io_out_data[4] ;
  259. wire \rv32.gpio8_io_out_data[5] ;
  260. wire \rv32.gpio8_io_out_data[6] ;
  261. wire \rv32.gpio8_io_out_data[7] ;
  262. wire \rv32.gpio8_io_out_en[0] ;
  263. wire \rv32.gpio8_io_out_en[1] ;
  264. wire \rv32.gpio8_io_out_en[2] ;
  265. wire \rv32.gpio8_io_out_en[3] ;
  266. wire \rv32.gpio8_io_out_en[4] ;
  267. wire \rv32.gpio8_io_out_en[5] ;
  268. wire \rv32.gpio8_io_out_en[6] ;
  269. wire \rv32.gpio8_io_out_en[7] ;
  270. wire \rv32.gpio9_io_out_data[0] ;
  271. wire \rv32.gpio9_io_out_data[1] ;
  272. wire \rv32.gpio9_io_out_data[2] ;
  273. wire \rv32.gpio9_io_out_data[3] ;
  274. wire \rv32.gpio9_io_out_data[4] ;
  275. wire \rv32.gpio9_io_out_data[5] ;
  276. wire \rv32.gpio9_io_out_data[6] ;
  277. wire \rv32.gpio9_io_out_data[7] ;
  278. wire \rv32.gpio9_io_out_en[0] ;
  279. wire \rv32.gpio9_io_out_en[1] ;
  280. wire \rv32.gpio9_io_out_en[2] ;
  281. wire \rv32.gpio9_io_out_en[3] ;
  282. wire \rv32.gpio9_io_out_en[4] ;
  283. wire \rv32.gpio9_io_out_en[5] ;
  284. wire \rv32.gpio9_io_out_en[6] ;
  285. wire \rv32.gpio9_io_out_en[7] ;
  286. wire \rv32.mem_ahb_haddr[0] ;
  287. wire \rv32.mem_ahb_haddr[10] ;
  288. wire \rv32.mem_ahb_haddr[11] ;
  289. wire \rv32.mem_ahb_haddr[12] ;
  290. wire \rv32.mem_ahb_haddr[13] ;
  291. wire \rv32.mem_ahb_haddr[14] ;
  292. wire \rv32.mem_ahb_haddr[15] ;
  293. wire \rv32.mem_ahb_haddr[16] ;
  294. wire \rv32.mem_ahb_haddr[17] ;
  295. wire \rv32.mem_ahb_haddr[18] ;
  296. wire \rv32.mem_ahb_haddr[19] ;
  297. wire \rv32.mem_ahb_haddr[1] ;
  298. wire \rv32.mem_ahb_haddr[20] ;
  299. wire \rv32.mem_ahb_haddr[21] ;
  300. wire \rv32.mem_ahb_haddr[22] ;
  301. wire \rv32.mem_ahb_haddr[23] ;
  302. wire \rv32.mem_ahb_haddr[24] ;
  303. wire \rv32.mem_ahb_haddr[25] ;
  304. wire \rv32.mem_ahb_haddr[26] ;
  305. wire \rv32.mem_ahb_haddr[27] ;
  306. wire \rv32.mem_ahb_haddr[28] ;
  307. wire \rv32.mem_ahb_haddr[29] ;
  308. wire \rv32.mem_ahb_haddr[2] ;
  309. wire \rv32.mem_ahb_haddr[30] ;
  310. wire \rv32.mem_ahb_haddr[31] ;
  311. wire \rv32.mem_ahb_haddr[3] ;
  312. wire \rv32.mem_ahb_haddr[4] ;
  313. wire \rv32.mem_ahb_haddr[5] ;
  314. wire \rv32.mem_ahb_haddr[6] ;
  315. wire \rv32.mem_ahb_haddr[7] ;
  316. wire \rv32.mem_ahb_haddr[8] ;
  317. wire \rv32.mem_ahb_haddr[9] ;
  318. wire \rv32.mem_ahb_hburst[0] ;
  319. wire \rv32.mem_ahb_hburst[1] ;
  320. wire \rv32.mem_ahb_hburst[2] ;
  321. wire \rv32.mem_ahb_hready ;
  322. wire \rv32.mem_ahb_hsize[0] ;
  323. wire \rv32.mem_ahb_hsize[1] ;
  324. wire \rv32.mem_ahb_hsize[2] ;
  325. wire \rv32.mem_ahb_htrans[0] ;
  326. wire \rv32.mem_ahb_htrans[1] ;
  327. wire \rv32.mem_ahb_hwdata[0] ;
  328. wire \rv32.mem_ahb_hwdata[10] ;
  329. wire \rv32.mem_ahb_hwdata[11] ;
  330. wire \rv32.mem_ahb_hwdata[12] ;
  331. wire \rv32.mem_ahb_hwdata[13] ;
  332. wire \rv32.mem_ahb_hwdata[14] ;
  333. wire \rv32.mem_ahb_hwdata[15] ;
  334. wire \rv32.mem_ahb_hwdata[16] ;
  335. wire \rv32.mem_ahb_hwdata[17] ;
  336. wire \rv32.mem_ahb_hwdata[18] ;
  337. wire \rv32.mem_ahb_hwdata[19] ;
  338. wire \rv32.mem_ahb_hwdata[1] ;
  339. wire \rv32.mem_ahb_hwdata[20] ;
  340. wire \rv32.mem_ahb_hwdata[21] ;
  341. wire \rv32.mem_ahb_hwdata[22] ;
  342. wire \rv32.mem_ahb_hwdata[23] ;
  343. wire \rv32.mem_ahb_hwdata[24] ;
  344. wire \rv32.mem_ahb_hwdata[25] ;
  345. wire \rv32.mem_ahb_hwdata[26] ;
  346. wire \rv32.mem_ahb_hwdata[27] ;
  347. wire \rv32.mem_ahb_hwdata[28] ;
  348. wire \rv32.mem_ahb_hwdata[29] ;
  349. wire \rv32.mem_ahb_hwdata[2] ;
  350. wire \rv32.mem_ahb_hwdata[30] ;
  351. wire \rv32.mem_ahb_hwdata[31] ;
  352. wire \rv32.mem_ahb_hwdata[3] ;
  353. wire \rv32.mem_ahb_hwdata[4] ;
  354. wire \rv32.mem_ahb_hwdata[5] ;
  355. wire \rv32.mem_ahb_hwdata[6] ;
  356. wire \rv32.mem_ahb_hwdata[7] ;
  357. wire \rv32.mem_ahb_hwdata[8] ;
  358. wire \rv32.mem_ahb_hwdata[9] ;
  359. wire \rv32.mem_ahb_hwrite ;
  360. wire \rv32.resetn_out ;
  361. wire \rv32.slave_ahb_hrdata[0] ;
  362. wire \rv32.slave_ahb_hrdata[10] ;
  363. wire \rv32.slave_ahb_hrdata[11] ;
  364. wire \rv32.slave_ahb_hrdata[12] ;
  365. wire \rv32.slave_ahb_hrdata[13] ;
  366. wire \rv32.slave_ahb_hrdata[14] ;
  367. wire \rv32.slave_ahb_hrdata[15] ;
  368. wire \rv32.slave_ahb_hrdata[16] ;
  369. wire \rv32.slave_ahb_hrdata[17] ;
  370. wire \rv32.slave_ahb_hrdata[18] ;
  371. wire \rv32.slave_ahb_hrdata[19] ;
  372. wire \rv32.slave_ahb_hrdata[1] ;
  373. wire \rv32.slave_ahb_hrdata[20] ;
  374. wire \rv32.slave_ahb_hrdata[21] ;
  375. wire \rv32.slave_ahb_hrdata[22] ;
  376. wire \rv32.slave_ahb_hrdata[23] ;
  377. wire \rv32.slave_ahb_hrdata[24] ;
  378. wire \rv32.slave_ahb_hrdata[25] ;
  379. wire \rv32.slave_ahb_hrdata[26] ;
  380. wire \rv32.slave_ahb_hrdata[27] ;
  381. wire \rv32.slave_ahb_hrdata[28] ;
  382. wire \rv32.slave_ahb_hrdata[29] ;
  383. wire \rv32.slave_ahb_hrdata[2] ;
  384. wire \rv32.slave_ahb_hrdata[30] ;
  385. wire \rv32.slave_ahb_hrdata[31] ;
  386. wire \rv32.slave_ahb_hrdata[3] ;
  387. wire \rv32.slave_ahb_hrdata[4] ;
  388. wire \rv32.slave_ahb_hrdata[5] ;
  389. wire \rv32.slave_ahb_hrdata[6] ;
  390. wire \rv32.slave_ahb_hrdata[7] ;
  391. wire \rv32.slave_ahb_hrdata[8] ;
  392. wire \rv32.slave_ahb_hrdata[9] ;
  393. wire \rv32.slave_ahb_hreadyout ;
  394. wire \rv32.slave_ahb_hresp ;
  395. wire \rv32.swj_JTAGIR[0] ;
  396. wire \rv32.swj_JTAGIR[1] ;
  397. wire \rv32.swj_JTAGIR[2] ;
  398. wire \rv32.swj_JTAGIR[3] ;
  399. wire \rv32.swj_JTAGNSW ;
  400. wire \rv32.swj_JTAGSTATE[0] ;
  401. wire \rv32.swj_JTAGSTATE[1] ;
  402. wire \rv32.swj_JTAGSTATE[2] ;
  403. wire \rv32.swj_JTAGSTATE[3] ;
  404. wire \rv32.sys_ctrl_clkSource[0] ;
  405. wire \rv32.sys_ctrl_clkSource[1] ;
  406. wire \rv32.sys_ctrl_hseBypass ;
  407. wire \rv32.sys_ctrl_hseEnable ;
  408. //wire hbi_71_0_4730eacd893fc1ea_bp;
  409. wire \rv32.sys_ctrl_pllEnable ;
  410. wire \rv32.sys_ctrl_sleep ;
  411. wire \rv32.sys_ctrl_standby ;
  412. wire \rv32.sys_ctrl_stop ;
  413. wire \~GND~combout ;
  414. wire \~VCC~combout ;
  415. wire hbi_272_0_9cb2c0024f9919c5_bp;
  416. wire hbi_272_1_9cb2c0024f9919c5_bp;
  417. wire [4:0] \pll_inst|auto_generated|clk ;
  418. //wire \pll_inst|auto_generated|clk [0];
  419. wire [4:0] \pll_inst|auto_generated|pll1_CLK_bus ;
  420. //wire \pll_inst|auto_generated|pll1_CLK_bus [0];
  421. //wire \pll_inst|auto_generated|clk [1];
  422. //wire \pll_inst|auto_generated|pll1_CLK_bus [1];
  423. //wire \pll_inst|auto_generated|clk [2];
  424. //wire \pll_inst|auto_generated|pll1_CLK_bus [2];
  425. //wire \pll_inst|auto_generated|clk [3];
  426. //wire \pll_inst|auto_generated|pll1_CLK_bus [3];
  427. //wire \pll_inst|auto_generated|clk [4];
  428. //wire \pll_inst|auto_generated|pll1_CLK_bus [4];
  429. wire \pll_inst|auto_generated|pll1~FBOUT ;
  430. wire vcc;
  431. wire gnd;
  432. assign vcc = 1'b1;
  433. assign gnd = 1'b0;
  434. wire unknown;
  435. assign unknown = 1'bx;
  436. // Location: IOIBUF_X43_Y0_N8
  437. cycloneive_io_ibuf \GPIO3_0~input (
  438. .i(GPIO3_0),
  439. .ibar(gnd),
  440. .o(\GPIO3_0~input_o ));
  441. defparam \GPIO3_0~input .bus_hold = "false";
  442. defparam \GPIO3_0~input .simulate_z_as = "z";
  443. // Location: IOOBUF_X47_Y0_N16
  444. cycloneive_io_obuf \GPIO6_0~output (
  445. .i(\rv32.gpio6_io_out_data[0] ),
  446. .oe(\rv32.gpio6_io_out_en[0] ),
  447. .seriesterminationcontrol({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
  448. .devoe(devoe),
  449. .o(GPIO6_0),
  450. .obar());
  451. defparam \GPIO6_0~output .bus_hold = "false";
  452. defparam \GPIO6_0~output .open_drain_output = "false";
  453. // Location: IOOBUF_X47_Y0_N9
  454. cycloneive_io_obuf \GPIO6_2~output (
  455. .i(\rv32.gpio6_io_out_data[2] ),
  456. .oe(\rv32.gpio6_io_out_en[2] ),
  457. .seriesterminationcontrol({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
  458. .devoe(devoe),
  459. .o(GPIO6_2),
  460. .obar());
  461. defparam \GPIO6_2~output .bus_hold = "false";
  462. defparam \GPIO6_2~output .open_drain_output = "false";
  463. // Location: IOOBUF_X51_Y0_N23
  464. cycloneive_io_obuf \GPIO9_0~output (
  465. .i(\rv32.gpio9_io_out_data[0] ),
  466. .oe(\rv32.gpio9_io_out_en[0] ),
  467. .seriesterminationcontrol({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
  468. .devoe(devoe),
  469. .o(GPIO9_0),
  470. .obar());
  471. defparam \GPIO9_0~output .bus_hold = "false";
  472. defparam \GPIO9_0~output .open_drain_output = "false";
  473. // Location: IOIBUF_X51_Y0_N1
  474. cycloneive_io_ibuf \GPIO9_1~input (
  475. .i(GPIO9_1),
  476. .ibar(gnd),
  477. .o(\GPIO9_1~input_o ));
  478. defparam \GPIO9_1~input .bus_hold = "false";
  479. defparam \GPIO9_1~input .simulate_z_as = "z";
  480. // Location: IOOBUF_X51_Y0_N2
  481. cycloneive_io_obuf \GPIO9_1~output (
  482. .i(\rv32.gpio9_io_out_data[1] ),
  483. .oe(\rv32.gpio9_io_out_en[1] ),
  484. .seriesterminationcontrol({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
  485. .devoe(devoe),
  486. .o(GPIO9_1),
  487. .obar());
  488. defparam \GPIO9_1~output .bus_hold = "false";
  489. defparam \GPIO9_1~output .open_drain_output = "false";
  490. // Location: IOOBUF_X51_Y0_N16
  491. cycloneive_io_obuf \GPIO9_2~output (
  492. .i(\rv32.gpio9_io_out_data[2] ),
  493. .oe(\rv32.gpio9_io_out_en[2] ),
  494. .seriesterminationcontrol({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
  495. .devoe(devoe),
  496. .o(GPIO9_2),
  497. .obar());
  498. defparam \GPIO9_2~output .bus_hold = "false";
  499. defparam \GPIO9_2~output .open_drain_output = "false";
  500. // Location: IOIBUF_X0_Y30_N8
  501. cycloneive_io_ibuf \PIN_HSE~input (
  502. .i(PIN_HSE),
  503. .ibar(gnd),
  504. .o(\PIN_HSE~input_o ));
  505. defparam \PIN_HSE~input .bus_hold = "false";
  506. defparam \PIN_HSE~input .simulate_z_as = "z";
  507. // Location: IOIBUF_X0_Y30_N15
  508. cycloneive_io_ibuf \PIN_HSI~input (
  509. .i(PIN_HSI),
  510. .ibar(gnd),
  511. .o(\PIN_HSI~input_o ));
  512. defparam \PIN_HSI~input .bus_hold = "false";
  513. defparam \PIN_HSI~input .simulate_z_as = "z";
  514. // Location: IOIBUF_X43_Y0_N1
  515. cycloneive_io_ibuf \PIN_OSC~input (
  516. .i(PIN_OSC),
  517. .ibar(gnd),
  518. .o(\PIN_OSC~input_o ));
  519. defparam \PIN_OSC~input .bus_hold = "false";
  520. defparam \PIN_OSC~input .simulate_z_as = "z";
  521. // Location: LCCOMB_X44_Y4_N2
  522. cycloneive_lcell_comb \gpio3_io_in[1] (
  523. .dataa(gnd),
  524. .datab(gnd),
  525. .datac(gnd),
  526. .datad(gnd),
  527. .cin(gnd),
  528. .combout(gpio3_io_in[1]),
  529. .cout());
  530. defparam \gpio3_io_in[1] .lut_mask = 16'h0000;
  531. defparam \gpio3_io_in[1] .sum_lutc_input = "datac";
  532. // Location: LCCOMB_X44_Y4_N4
  533. cycloneive_lcell_comb \gpio3_io_in[2] (
  534. .dataa(gnd),
  535. .datab(gnd),
  536. .datac(gnd),
  537. .datad(gnd),
  538. .cin(gnd),
  539. .combout(gpio3_io_in[2]),
  540. .cout());
  541. defparam \gpio3_io_in[2] .lut_mask = 16'h0000;
  542. defparam \gpio3_io_in[2] .sum_lutc_input = "datac";
  543. // Location: LCCOMB_X44_Y4_N6
  544. cycloneive_lcell_comb \gpio3_io_in[3] (
  545. .dataa(gnd),
  546. .datab(gnd),
  547. .datac(gnd),
  548. .datad(gnd),
  549. .cin(gnd),
  550. .combout(gpio3_io_in[3]),
  551. .cout());
  552. defparam \gpio3_io_in[3] .lut_mask = 16'h0000;
  553. defparam \gpio3_io_in[3] .sum_lutc_input = "datac";
  554. // Location: LCCOMB_X44_Y4_N8
  555. cycloneive_lcell_comb \gpio3_io_in[4] (
  556. .dataa(gnd),
  557. .datab(gnd),
  558. .datac(gnd),
  559. .datad(gnd),
  560. .cin(gnd),
  561. .combout(gpio3_io_in[4]),
  562. .cout());
  563. defparam \gpio3_io_in[4] .lut_mask = 16'h0000;
  564. defparam \gpio3_io_in[4] .sum_lutc_input = "datac";
  565. // Location: LCCOMB_X44_Y4_N10
  566. cycloneive_lcell_comb \gpio3_io_in[5] (
  567. .dataa(gnd),
  568. .datab(gnd),
  569. .datac(gnd),
  570. .datad(gnd),
  571. .cin(gnd),
  572. .combout(gpio3_io_in[5]),
  573. .cout());
  574. defparam \gpio3_io_in[5] .lut_mask = 16'h0000;
  575. defparam \gpio3_io_in[5] .sum_lutc_input = "datac";
  576. // Location: LCCOMB_X44_Y4_N12
  577. cycloneive_lcell_comb \gpio3_io_in[6] (
  578. .dataa(gnd),
  579. .datab(gnd),
  580. .datac(gnd),
  581. .datad(gnd),
  582. .cin(gnd),
  583. .combout(gpio3_io_in[6]),
  584. .cout());
  585. defparam \gpio3_io_in[6] .lut_mask = 16'h0000;
  586. defparam \gpio3_io_in[6] .sum_lutc_input = "datac";
  587. // Location: LCCOMB_X44_Y4_N14
  588. cycloneive_lcell_comb \gpio3_io_in[7] (
  589. .dataa(gnd),
  590. .datab(gnd),
  591. .datac(gnd),
  592. .datad(gnd),
  593. .cin(gnd),
  594. .combout(gpio3_io_in[7]),
  595. .cout());
  596. defparam \gpio3_io_in[7] .lut_mask = 16'h0000;
  597. defparam \gpio3_io_in[7] .sum_lutc_input = "datac";
  598. // Location: LCCOMB_X50_Y4_N0
  599. cycloneive_lcell_comb \gpio9_io_in[0] (
  600. .dataa(gnd),
  601. .datab(gnd),
  602. .datac(gnd),
  603. .datad(gnd),
  604. .cin(gnd),
  605. .combout(gpio9_io_in[0]),
  606. .cout());
  607. defparam \gpio9_io_in[0] .lut_mask = 16'h0000;
  608. defparam \gpio9_io_in[0] .sum_lutc_input = "datac";
  609. // Location: LCCOMB_X50_Y4_N4
  610. cycloneive_lcell_comb \gpio9_io_in[2] (
  611. .dataa(gnd),
  612. .datab(gnd),
  613. .datac(gnd),
  614. .datad(gnd),
  615. .cin(gnd),
  616. .combout(gpio9_io_in[2]),
  617. .cout());
  618. defparam \gpio9_io_in[2] .lut_mask = 16'h0000;
  619. defparam \gpio9_io_in[2] .sum_lutc_input = "datac";
  620. // Location: LCCOMB_X50_Y4_N6
  621. cycloneive_lcell_comb \gpio9_io_in[3] (
  622. .dataa(gnd),
  623. .datab(gnd),
  624. .datac(gnd),
  625. .datad(gnd),
  626. .cin(gnd),
  627. .combout(gpio9_io_in[3]),
  628. .cout());
  629. defparam \gpio9_io_in[3] .lut_mask = 16'h0000;
  630. defparam \gpio9_io_in[3] .sum_lutc_input = "datac";
  631. // Location: LCCOMB_X50_Y4_N8
  632. cycloneive_lcell_comb \gpio9_io_in[4] (
  633. .dataa(gnd),
  634. .datab(gnd),
  635. .datac(gnd),
  636. .datad(gnd),
  637. .cin(gnd),
  638. .combout(gpio9_io_in[4]),
  639. .cout());
  640. defparam \gpio9_io_in[4] .lut_mask = 16'h0000;
  641. defparam \gpio9_io_in[4] .sum_lutc_input = "datac";
  642. // Location: LCCOMB_X50_Y4_N10
  643. cycloneive_lcell_comb \gpio9_io_in[5] (
  644. .dataa(gnd),
  645. .datab(gnd),
  646. .datac(gnd),
  647. .datad(gnd),
  648. .cin(gnd),
  649. .combout(gpio9_io_in[5]),
  650. .cout());
  651. defparam \gpio9_io_in[5] .lut_mask = 16'h0000;
  652. defparam \gpio9_io_in[5] .sum_lutc_input = "datac";
  653. // Location: LCCOMB_X50_Y4_N12
  654. cycloneive_lcell_comb \gpio9_io_in[6] (
  655. .dataa(gnd),
  656. .datab(gnd),
  657. .datac(gnd),
  658. .datad(gnd),
  659. .cin(gnd),
  660. .combout(gpio9_io_in[6]),
  661. .cout());
  662. defparam \gpio9_io_in[6] .lut_mask = 16'h0000;
  663. defparam \gpio9_io_in[6] .sum_lutc_input = "datac";
  664. // Location: LCCOMB_X50_Y4_N14
  665. cycloneive_lcell_comb \gpio9_io_in[7] (
  666. .dataa(gnd),
  667. .datab(gnd),
  668. .datac(gnd),
  669. .datad(gnd),
  670. .cin(gnd),
  671. .combout(gpio9_io_in[7]),
  672. .cout());
  673. defparam \gpio9_io_in[7] .lut_mask = 16'h0000;
  674. defparam \gpio9_io_in[7] .sum_lutc_input = "datac";
  675. // Location: LCCOMB_X49_Y1_N26
  676. cycloneive_lcell_comb \pll_inst|auto_generated|locked (
  677. .dataa(gnd),
  678. .datab(gnd),
  679. .datac(\auto_generated_inst.hbo_13_1797ab7b230f061a_bp ),
  680. .datad(\pll_inst|auto_generated|pll_lock_sync~q ),
  681. .cin(gnd),
  682. .combout(\pll_inst|auto_generated|locked~combout ),
  683. .cout());
  684. defparam \pll_inst|auto_generated|locked .lut_mask = 16'hF000;
  685. defparam \pll_inst|auto_generated|locked .sum_lutc_input = "datac";
  686. // Location: CLKCTRL_G16
  687. cycloneive_clkctrl \pll_inst|auto_generated|locked~clkctrl (
  688. .inclk({vcc, vcc, vcc, \pll_inst|auto_generated|locked~combout }),
  689. .clkselect({gnd, gnd}),
  690. .ena(vcc),
  691. .devpor(devpor),
  692. .devclrn(devclrn),
  693. .outclk(\pll_inst|auto_generated|locked~clkctrl_outclk ));
  694. defparam \pll_inst|auto_generated|locked~clkctrl .clock_type = "global clock";
  695. defparam \pll_inst|auto_generated|locked~clkctrl .ena_register_mode = "none";
  696. // Location: FF_X49_Y1_N1
  697. dffeas \pll_inst|auto_generated|pll_lock_sync (
  698. .clk(\auto_generated_inst.hbo_13_1797ab7b230f061a_bp ),
  699. .d(\pll_inst|auto_generated|pll_lock_sync~feeder_combout ),
  700. .asdata(vcc),
  701. .clrn(\rv32.sys_ctrl_pllEnable ),
  702. .aload(gnd),
  703. .sclr(gnd),
  704. .sload(gnd),
  705. .ena(vcc),
  706. .devclrn(devclrn),
  707. .devpor(devpor),
  708. .q(\pll_inst|auto_generated|pll_lock_sync~q ),
  709. .prn(vcc));
  710. defparam \pll_inst|auto_generated|pll_lock_sync .is_wysiwyg = "true";
  711. defparam \pll_inst|auto_generated|pll_lock_sync .power_up = "low";
  712. // Location: LCCOMB_X49_Y1_N0
  713. cycloneive_lcell_comb \pll_inst|auto_generated|pll_lock_sync~feeder (
  714. .dataa(gnd),
  715. .datab(gnd),
  716. .datac(gnd),
  717. .datad(gnd),
  718. .cin(gnd),
  719. .combout(\pll_inst|auto_generated|pll_lock_sync~feeder_combout ),
  720. .cout());
  721. defparam \pll_inst|auto_generated|pll_lock_sync~feeder .lut_mask = 16'hFFFF;
  722. defparam \pll_inst|auto_generated|pll_lock_sync~feeder .sum_lutc_input = "datac";
  723. // Location: BBOX_X1_Y1_N0
  724. alta_rv32 rv32(
  725. .sys_clk(\auto_generated_inst.hbo_22_f9ff3d300b43c0f2_bp ),
  726. .mem_ahb_hready(\rv32.mem_ahb_hready ),
  727. .mem_ahb_hreadyout(\~VCC~combout ),
  728. .mem_ahb_htrans({\rv32.mem_ahb_htrans[1] , \rv32.mem_ahb_htrans[0] }),
  729. .mem_ahb_hsize({\rv32.mem_ahb_hsize[2] , \rv32.mem_ahb_hsize[1] , \rv32.mem_ahb_hsize[0] }),
  730. .mem_ahb_hburst({\rv32.mem_ahb_hburst[2] , \rv32.mem_ahb_hburst[1] , \rv32.mem_ahb_hburst[0] }),
  731. .mem_ahb_hwrite(\rv32.mem_ahb_hwrite ),
  732. .mem_ahb_haddr({\rv32.mem_ahb_haddr[31] , \rv32.mem_ahb_haddr[30] , \rv32.mem_ahb_haddr[29] , \rv32.mem_ahb_haddr[28] , \rv32.mem_ahb_haddr[27] , \rv32.mem_ahb_haddr[26] , \rv32.mem_ahb_haddr[25] , \rv32.mem_ahb_haddr[24] , \rv32.mem_ahb_haddr[23] , \rv32.mem_ahb_haddr[22] , \rv32.mem_ahb_haddr[21] , \rv32.mem_ahb_haddr[20] , \rv32.mem_ahb_haddr[19] , \rv32.mem_ahb_haddr[18] , \rv32.mem_ahb_haddr[17] , \rv32.mem_ahb_haddr[16] , \rv32.mem_ahb_haddr[15] , \rv32.mem_ahb_haddr[14] , \rv32.mem_ahb_haddr[13] , \rv32.mem_ahb_haddr[12] , \rv32.mem_ahb_haddr[11] , \rv32.mem_ahb_haddr[10] , \rv32.mem_ahb_haddr[9] , \rv32.mem_ahb_haddr[8] , \rv32.mem_ahb_haddr[7] , \rv32.mem_ahb_haddr[6] , \rv32.mem_ahb_haddr[5] , \rv32.mem_ahb_haddr[4] , \rv32.mem_ahb_haddr[3] , \rv32.mem_ahb_haddr[2] , \rv32.mem_ahb_haddr[1] , \rv32.mem_ahb_haddr[0] }),
  733. .mem_ahb_hwdata({\rv32.mem_ahb_hwdata[31] , \rv32.mem_ahb_hwdata[30] , \rv32.mem_ahb_hwdata[29] , \rv32.mem_ahb_hwdata[28] , \rv32.mem_ahb_hwdata[27] , \rv32.mem_ahb_hwdata[26] , \rv32.mem_ahb_hwdata[25] , \rv32.mem_ahb_hwdata[24] , \rv32.mem_ahb_hwdata[23] , \rv32.mem_ahb_hwdata[22] , \rv32.mem_ahb_hwdata[21] , \rv32.mem_ahb_hwdata[20] , \rv32.mem_ahb_hwdata[19] , \rv32.mem_ahb_hwdata[18] , \rv32.mem_ahb_hwdata[17] , \rv32.mem_ahb_hwdata[16] , \rv32.mem_ahb_hwdata[15] , \rv32.mem_ahb_hwdata[14] , \rv32.mem_ahb_hwdata[13] , \rv32.mem_ahb_hwdata[12] , \rv32.mem_ahb_hwdata[11] , \rv32.mem_ahb_hwdata[10] , \rv32.mem_ahb_hwdata[9] , \rv32.mem_ahb_hwdata[8] , \rv32.mem_ahb_hwdata[7] , \rv32.mem_ahb_hwdata[6] , \rv32.mem_ahb_hwdata[5] , \rv32.mem_ahb_hwdata[4] , \rv32.mem_ahb_hwdata[3] , \rv32.mem_ahb_hwdata[2] , \rv32.mem_ahb_hwdata[1] , \rv32.mem_ahb_hwdata[0] }),
  734. .mem_ahb_hresp(\~GND~combout ),
  735. .mem_ahb_hrdata({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  736. .slave_ahb_hsel(\~GND~combout ),
  737. .slave_ahb_hready(\~VCC~combout ),
  738. .slave_ahb_hreadyout(\rv32.slave_ahb_hreadyout ),
  739. .slave_ahb_htrans({\~GND~combout , \~GND~combout }),
  740. .slave_ahb_hsize({\~GND~combout , \~GND~combout , \~GND~combout }),
  741. .slave_ahb_hburst({\~GND~combout , \~GND~combout , \~GND~combout }),
  742. .slave_ahb_hwrite(\~GND~combout ),
  743. .slave_ahb_haddr({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  744. .slave_ahb_hwdata({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  745. .slave_ahb_hresp(\rv32.slave_ahb_hresp ),
  746. .slave_ahb_hrdata({\rv32.slave_ahb_hrdata[31] , \rv32.slave_ahb_hrdata[30] , \rv32.slave_ahb_hrdata[29] , \rv32.slave_ahb_hrdata[28] , \rv32.slave_ahb_hrdata[27] , \rv32.slave_ahb_hrdata[26] , \rv32.slave_ahb_hrdata[25] , \rv32.slave_ahb_hrdata[24] , \rv32.slave_ahb_hrdata[23] , \rv32.slave_ahb_hrdata[22] , \rv32.slave_ahb_hrdata[21] , \rv32.slave_ahb_hrdata[20] , \rv32.slave_ahb_hrdata[19] , \rv32.slave_ahb_hrdata[18] , \rv32.slave_ahb_hrdata[17] , \rv32.slave_ahb_hrdata[16] , \rv32.slave_ahb_hrdata[15] , \rv32.slave_ahb_hrdata[14] , \rv32.slave_ahb_hrdata[13] , \rv32.slave_ahb_hrdata[12] , \rv32.slave_ahb_hrdata[11] , \rv32.slave_ahb_hrdata[10] , \rv32.slave_ahb_hrdata[9] , \rv32.slave_ahb_hrdata[8] , \rv32.slave_ahb_hrdata[7] , \rv32.slave_ahb_hrdata[6] , \rv32.slave_ahb_hrdata[5] , \rv32.slave_ahb_hrdata[4] , \rv32.slave_ahb_hrdata[3] , \rv32.slave_ahb_hrdata[2] , \rv32.slave_ahb_hrdata[1] , \rv32.slave_ahb_hrdata[0] }),
  747. .gpio0_io_in({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  748. .gpio0_io_out_data({\rv32.gpio0_io_out_data[7] , \rv32.gpio0_io_out_data[6] , \rv32.gpio0_io_out_data[5] , \rv32.gpio0_io_out_data[4] , \rv32.gpio0_io_out_data[3] , \rv32.gpio0_io_out_data[2] , \rv32.gpio0_io_out_data[1] , \rv32.gpio0_io_out_data[0] }),
  749. .gpio0_io_out_en({\rv32.gpio0_io_out_en[7] , \rv32.gpio0_io_out_en[6] , \rv32.gpio0_io_out_en[5] , \rv32.gpio0_io_out_en[4] , \rv32.gpio0_io_out_en[3] , \rv32.gpio0_io_out_en[2] , \rv32.gpio0_io_out_en[1] , \rv32.gpio0_io_out_en[0] }),
  750. .gpio1_io_in({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  751. .gpio1_io_out_data({\rv32.gpio1_io_out_data[7] , \rv32.gpio1_io_out_data[6] , \rv32.gpio1_io_out_data[5] , \rv32.gpio1_io_out_data[4] , \rv32.gpio1_io_out_data[3] , \rv32.gpio1_io_out_data[2] , \rv32.gpio1_io_out_data[1] , \rv32.gpio1_io_out_data[0] }),
  752. .gpio1_io_out_en({\rv32.gpio1_io_out_en[7] , \rv32.gpio1_io_out_en[6] , \rv32.gpio1_io_out_en[5] , \rv32.gpio1_io_out_en[4] , \rv32.gpio1_io_out_en[3] , \rv32.gpio1_io_out_en[2] , \rv32.gpio1_io_out_en[1] , \rv32.gpio1_io_out_en[0] }),
  753. .sys_ctrl_clkSource({\rv32.sys_ctrl_clkSource[1] , \rv32.sys_ctrl_clkSource[0] }),
  754. .sys_ctrl_hseEnable(\rv32.sys_ctrl_hseEnable ),
  755. .sys_ctrl_hseBypass(\rv32.sys_ctrl_hseBypass ),
  756. .sys_ctrl_pllEnable(\rv32.sys_ctrl_pllEnable ),
  757. .sys_ctrl_pllReady(\pll_inst|auto_generated|locked~combout ),
  758. .sys_ctrl_sleep(\rv32.sys_ctrl_sleep ),
  759. .sys_ctrl_stop(\rv32.sys_ctrl_stop ),
  760. .sys_ctrl_standby(\rv32.sys_ctrl_standby ),
  761. .gpio2_io_in({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  762. .gpio2_io_out_data({\rv32.gpio2_io_out_data[7] , \rv32.gpio2_io_out_data[6] , \rv32.gpio2_io_out_data[5] , \rv32.gpio2_io_out_data[4] , \rv32.gpio2_io_out_data[3] , \rv32.gpio2_io_out_data[2] , \rv32.gpio2_io_out_data[1] , \rv32.gpio2_io_out_data[0] }),
  763. .gpio2_io_out_en({\rv32.gpio2_io_out_en[7] , \rv32.gpio2_io_out_en[6] , \rv32.gpio2_io_out_en[5] , \rv32.gpio2_io_out_en[4] , \rv32.gpio2_io_out_en[3] , \rv32.gpio2_io_out_en[2] , \rv32.gpio2_io_out_en[1] , \rv32.gpio2_io_out_en[0] }),
  764. .gpio3_io_in({gpio3_io_in[7], gpio3_io_in[6], gpio3_io_in[5], gpio3_io_in[4], gpio3_io_in[3], gpio3_io_in[2], gpio3_io_in[1], \GPIO3_0~input_o }),
  765. .gpio3_io_out_data({\rv32.gpio3_io_out_data[7] , \rv32.gpio3_io_out_data[6] , \rv32.gpio3_io_out_data[5] , \rv32.gpio3_io_out_data[4] , \rv32.gpio3_io_out_data[3] , \rv32.gpio3_io_out_data[2] , \rv32.gpio3_io_out_data[1] , \rv32.gpio3_io_out_data[0] }),
  766. .gpio3_io_out_en({\rv32.gpio3_io_out_en[7] , \rv32.gpio3_io_out_en[6] , \rv32.gpio3_io_out_en[5] , \rv32.gpio3_io_out_en[4] , \rv32.gpio3_io_out_en[3] , \rv32.gpio3_io_out_en[2] , \rv32.gpio3_io_out_en[1] , \rv32.gpio3_io_out_en[0] }),
  767. .gpio4_io_in({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  768. .gpio4_io_out_data({\rv32.gpio4_io_out_data[7] , \rv32.gpio4_io_out_data[6] , \rv32.gpio4_io_out_data[5] , \rv32.gpio4_io_out_data[4] , \rv32.gpio4_io_out_data[3] , \rv32.gpio4_io_out_data[2] , \rv32.gpio4_io_out_data[1] , \rv32.gpio4_io_out_data[0] }),
  769. .gpio4_io_out_en({\rv32.gpio4_io_out_en[7] , \rv32.gpio4_io_out_en[6] , \rv32.gpio4_io_out_en[5] , \rv32.gpio4_io_out_en[4] , \rv32.gpio4_io_out_en[3] , \rv32.gpio4_io_out_en[2] , \rv32.gpio4_io_out_en[1] , \rv32.gpio4_io_out_en[0] }),
  770. .gpio5_io_in({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  771. .gpio5_io_out_data({\rv32.gpio5_io_out_data[7] , \rv32.gpio5_io_out_data[6] , \rv32.gpio5_io_out_data[5] , \rv32.gpio5_io_out_data[4] , \rv32.gpio5_io_out_data[3] , \rv32.gpio5_io_out_data[2] , \rv32.gpio5_io_out_data[1] , \rv32.gpio5_io_out_data[0] }),
  772. .gpio5_io_out_en({\rv32.gpio5_io_out_en[7] , \rv32.gpio5_io_out_en[6] , \rv32.gpio5_io_out_en[5] , \rv32.gpio5_io_out_en[4] , \rv32.gpio5_io_out_en[3] , \rv32.gpio5_io_out_en[2] , \rv32.gpio5_io_out_en[1] , \rv32.gpio5_io_out_en[0] }),
  773. .gpio6_io_in({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  774. .gpio6_io_out_data({\rv32.gpio6_io_out_data[7] , \rv32.gpio6_io_out_data[6] , \rv32.gpio6_io_out_data[5] , \rv32.gpio6_io_out_data[4] , \rv32.gpio6_io_out_data[3] , \rv32.gpio6_io_out_data[2] , \rv32.gpio6_io_out_data[1] , \rv32.gpio6_io_out_data[0] }),
  775. .gpio6_io_out_en({\rv32.gpio6_io_out_en[7] , \rv32.gpio6_io_out_en[6] , \rv32.gpio6_io_out_en[5] , \rv32.gpio6_io_out_en[4] , \rv32.gpio6_io_out_en[3] , \rv32.gpio6_io_out_en[2] , \rv32.gpio6_io_out_en[1] , \rv32.gpio6_io_out_en[0] }),
  776. .gpio7_io_in({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  777. .gpio7_io_out_data({\rv32.gpio7_io_out_data[7] , \rv32.gpio7_io_out_data[6] , \rv32.gpio7_io_out_data[5] , \rv32.gpio7_io_out_data[4] , \rv32.gpio7_io_out_data[3] , \rv32.gpio7_io_out_data[2] , \rv32.gpio7_io_out_data[1] , \rv32.gpio7_io_out_data[0] }),
  778. .gpio7_io_out_en({\rv32.gpio7_io_out_en[7] , \rv32.gpio7_io_out_en[6] , \rv32.gpio7_io_out_en[5] , \rv32.gpio7_io_out_en[4] , \rv32.gpio7_io_out_en[3] , \rv32.gpio7_io_out_en[2] , \rv32.gpio7_io_out_en[1] , \rv32.gpio7_io_out_en[0] }),
  779. .gpio8_io_in({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  780. .gpio8_io_out_data({\rv32.gpio8_io_out_data[7] , \rv32.gpio8_io_out_data[6] , \rv32.gpio8_io_out_data[5] , \rv32.gpio8_io_out_data[4] , \rv32.gpio8_io_out_data[3] , \rv32.gpio8_io_out_data[2] , \rv32.gpio8_io_out_data[1] , \rv32.gpio8_io_out_data[0] }),
  781. .gpio8_io_out_en({\rv32.gpio8_io_out_en[7] , \rv32.gpio8_io_out_en[6] , \rv32.gpio8_io_out_en[5] , \rv32.gpio8_io_out_en[4] , \rv32.gpio8_io_out_en[3] , \rv32.gpio8_io_out_en[2] , \rv32.gpio8_io_out_en[1] , \rv32.gpio8_io_out_en[0] }),
  782. .gpio9_io_in({gpio9_io_in[7], gpio9_io_in[6], gpio9_io_in[5], gpio9_io_in[4], gpio9_io_in[3], gpio9_io_in[2], \GPIO9_1~input_o , gpio9_io_in[0]}),
  783. .gpio9_io_out_data({\rv32.gpio9_io_out_data[7] , \rv32.gpio9_io_out_data[6] , \rv32.gpio9_io_out_data[5] , \rv32.gpio9_io_out_data[4] , \rv32.gpio9_io_out_data[3] , \rv32.gpio9_io_out_data[2] , \rv32.gpio9_io_out_data[1] , \rv32.gpio9_io_out_data[0] }),
  784. .gpio9_io_out_en({\rv32.gpio9_io_out_en[7] , \rv32.gpio9_io_out_en[6] , \rv32.gpio9_io_out_en[5] , \rv32.gpio9_io_out_en[4] , \rv32.gpio9_io_out_en[3] , \rv32.gpio9_io_out_en[2] , \rv32.gpio9_io_out_en[1] , \rv32.gpio9_io_out_en[0] }),
  785. .ext_resetn(\~VCC~combout ),
  786. .resetn_out(\rv32.resetn_out ),
  787. .dmactive(\rv32.dmactive ),
  788. .swj_JTAGNSW(\rv32.swj_JTAGNSW ),
  789. .swj_JTAGSTATE({\rv32.swj_JTAGSTATE[3] , \rv32.swj_JTAGSTATE[2] , \rv32.swj_JTAGSTATE[1] , \rv32.swj_JTAGSTATE[0] }),
  790. .swj_JTAGIR({\rv32.swj_JTAGIR[3] , \rv32.swj_JTAGIR[2] , \rv32.swj_JTAGIR[1] , \rv32.swj_JTAGIR[0] }),
  791. .ext_int({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  792. .ext_dma_DMACBREQ({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  793. .ext_dma_DMACLBREQ({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  794. .ext_dma_DMACSREQ({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  795. .ext_dma_DMACLSREQ({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  796. .ext_dma_DMACCLR({\rv32.ext_dma_DMACCLR[3] , \rv32.ext_dma_DMACCLR[2] , \rv32.ext_dma_DMACCLR[1] , \rv32.ext_dma_DMACCLR[0] }),
  797. .ext_dma_DMACTC({\rv32.ext_dma_DMACTC[3] , \rv32.ext_dma_DMACTC[2] , \rv32.ext_dma_DMACTC[1] , \rv32.ext_dma_DMACTC[0] }),
  798. .local_int({\~GND~combout , \~GND~combout , \~GND~combout , \~GND~combout }),
  799. .test_mode({\~GND~combout , \~GND~combout }),
  800. .usb0_xcvr_clk(\~VCC~combout ),
  801. .usb0_id(\~VCC~combout ));
  802. // Location: LCCOMB_X57_Y9_N0
  803. cycloneive_lcell_comb \~GND (
  804. .dataa(gnd),
  805. .datab(gnd),
  806. .datac(gnd),
  807. .datad(gnd),
  808. .cin(gnd),
  809. .combout(\~GND~combout ),
  810. .cout());
  811. defparam \~GND .lut_mask = 16'h0000;
  812. defparam \~GND .sum_lutc_input = "datac";
  813. // Location: LCCOMB_X57_Y5_N10
  814. cycloneive_lcell_comb \~VCC (
  815. .dataa(gnd),
  816. .datab(gnd),
  817. .datac(gnd),
  818. .datad(gnd),
  819. .cin(gnd),
  820. .combout(\~VCC~combout ),
  821. .cout());
  822. defparam \~VCC .lut_mask = 16'hFFFF;
  823. defparam \~VCC .sum_lutc_input = "datac";
  824. // Location: CLKCTRL_G3
  825. cycloneive_clkctrl \gclksw_inst|gclk_switch (
  826. .inclk({vcc, \pll_inst|auto_generated|pll1_CLK_bus [0], vcc, \PIN_HSI~input_o }),
  827. .clkselect({\rv32.sys_ctrl_clkSource[1] , \rv32.sys_ctrl_clkSource[0] }),
  828. .ena(vcc),
  829. .devpor(devpor),
  830. .devclrn(devclrn),
  831. .outclk(\auto_generated_inst.hbo_22_f9ff3d300b43c0f2_bp ));
  832. defparam \gclksw_inst|gclk_switch .clock_type = "global clock";
  833. defparam \gclksw_inst|gclk_switch .ena_register_mode = "none";
  834. // Location: PLL_1
  835. cycloneive_pll \pll_inst|auto_generated|pll1 (
  836. .inclk({gnd, \PIN_HSE~input_o }),
  837. .fbin(\pll_inst|auto_generated|pll1~FBOUT ),
  838. .fbout(\pll_inst|auto_generated|pll1~FBOUT ),
  839. .clkswitch(gnd),
  840. .areset(!\rv32.sys_ctrl_pllEnable ),
  841. .pfdena(vcc),
  842. .scanclk(gnd),
  843. .scandata(gnd),
  844. .scanclkena(vcc),
  845. .configupdate(gnd),
  846. .clk(\pll_inst|auto_generated|pll1_CLK_bus ),
  847. .phasecounterselect({gnd, gnd, gnd}),
  848. .phaseupdown(gnd),
  849. .phasestep(gnd),
  850. .clkbad(),
  851. .activeclock(),
  852. .locked(\auto_generated_inst.hbo_13_1797ab7b230f061a_bp ),
  853. .scandataout(),
  854. .scandone(),
  855. .phasedone(),
  856. .vcooverrange(),
  857. .vcounderrange());
  858. defparam \pll_inst|auto_generated|pll1 .auto_settings = "false";
  859. defparam \pll_inst|auto_generated|pll1 .bandwidth_type = "medium";
  860. defparam \pll_inst|auto_generated|pll1 .c0_high = 1;
  861. defparam \pll_inst|auto_generated|pll1 .c0_initial = 1;
  862. defparam \pll_inst|auto_generated|pll1 .c0_low = 1;
  863. defparam \pll_inst|auto_generated|pll1 .c0_mode = "even";
  864. defparam \pll_inst|auto_generated|pll1 .c0_ph = 0;
  865. defparam \pll_inst|auto_generated|pll1 .c1_high = 0;
  866. defparam \pll_inst|auto_generated|pll1 .c1_initial = 0;
  867. defparam \pll_inst|auto_generated|pll1 .c1_low = 0;
  868. defparam \pll_inst|auto_generated|pll1 .c1_mode = "bypass";
  869. defparam \pll_inst|auto_generated|pll1 .c1_ph = 0;
  870. defparam \pll_inst|auto_generated|pll1 .c1_use_casc_in = "off";
  871. defparam \pll_inst|auto_generated|pll1 .c2_high = 0;
  872. defparam \pll_inst|auto_generated|pll1 .c2_initial = 0;
  873. defparam \pll_inst|auto_generated|pll1 .c2_low = 0;
  874. defparam \pll_inst|auto_generated|pll1 .c2_mode = "bypass";
  875. defparam \pll_inst|auto_generated|pll1 .c2_ph = 0;
  876. defparam \pll_inst|auto_generated|pll1 .c2_use_casc_in = "off";
  877. defparam \pll_inst|auto_generated|pll1 .c3_high = 0;
  878. defparam \pll_inst|auto_generated|pll1 .c3_initial = 0;
  879. defparam \pll_inst|auto_generated|pll1 .c3_low = 0;
  880. defparam \pll_inst|auto_generated|pll1 .c3_mode = "bypass";
  881. defparam \pll_inst|auto_generated|pll1 .c3_ph = 0;
  882. defparam \pll_inst|auto_generated|pll1 .c3_use_casc_in = "off";
  883. defparam \pll_inst|auto_generated|pll1 .c4_high = 0;
  884. defparam \pll_inst|auto_generated|pll1 .c4_initial = 0;
  885. defparam \pll_inst|auto_generated|pll1 .c4_low = 0;
  886. defparam \pll_inst|auto_generated|pll1 .c4_mode = "bypass";
  887. defparam \pll_inst|auto_generated|pll1 .c4_ph = 0;
  888. defparam \pll_inst|auto_generated|pll1 .c4_use_casc_in = "off";
  889. defparam \pll_inst|auto_generated|pll1 .charge_pump_current_bits = 1;
  890. defparam \pll_inst|auto_generated|pll1 .clk0_counter = "c0";
  891. defparam \pll_inst|auto_generated|pll1 .clk0_divide_by = 1;
  892. defparam \pll_inst|auto_generated|pll1 .clk0_duty_cycle = 50;
  893. defparam \pll_inst|auto_generated|pll1 .clk0_multiply_by = 30;
  894. defparam \pll_inst|auto_generated|pll1 .clk0_phase_shift = 0;
  895. defparam \pll_inst|auto_generated|pll1 .clk1_counter = "unused";
  896. defparam \pll_inst|auto_generated|pll1 .clk1_divide_by = 0;
  897. defparam \pll_inst|auto_generated|pll1 .clk1_duty_cycle = 50;
  898. defparam \pll_inst|auto_generated|pll1 .clk1_multiply_by = 0;
  899. defparam \pll_inst|auto_generated|pll1 .clk1_phase_shift = 0;
  900. defparam \pll_inst|auto_generated|pll1 .clk2_counter = "unused";
  901. defparam \pll_inst|auto_generated|pll1 .clk2_divide_by = 0;
  902. defparam \pll_inst|auto_generated|pll1 .clk2_duty_cycle = 50;
  903. defparam \pll_inst|auto_generated|pll1 .clk2_multiply_by = 0;
  904. defparam \pll_inst|auto_generated|pll1 .clk2_phase_shift = 0;
  905. defparam \pll_inst|auto_generated|pll1 .clk3_counter = "unused";
  906. defparam \pll_inst|auto_generated|pll1 .clk3_divide_by = 0;
  907. defparam \pll_inst|auto_generated|pll1 .clk3_duty_cycle = 50;
  908. defparam \pll_inst|auto_generated|pll1 .clk3_multiply_by = 0;
  909. defparam \pll_inst|auto_generated|pll1 .clk3_phase_shift = 0;
  910. defparam \pll_inst|auto_generated|pll1 .clk4_counter = "unused";
  911. defparam \pll_inst|auto_generated|pll1 .clk4_divide_by = 0;
  912. defparam \pll_inst|auto_generated|pll1 .clk4_duty_cycle = 50;
  913. defparam \pll_inst|auto_generated|pll1 .clk4_multiply_by = 0;
  914. defparam \pll_inst|auto_generated|pll1 .clk4_phase_shift = 0;
  915. defparam \pll_inst|auto_generated|pll1 .compensate_clock = "clock0";
  916. defparam \pll_inst|auto_generated|pll1 .inclk0_input_frequency = 125000;
  917. defparam \pll_inst|auto_generated|pll1 .inclk1_input_frequency = 0;
  918. defparam \pll_inst|auto_generated|pll1 .loop_filter_c_bits = 0;
  919. defparam \pll_inst|auto_generated|pll1 .loop_filter_r_bits = 19;
  920. defparam \pll_inst|auto_generated|pll1 .m = 60;
  921. defparam \pll_inst|auto_generated|pll1 .m_initial = 1;
  922. defparam \pll_inst|auto_generated|pll1 .m_ph = 0;
  923. defparam \pll_inst|auto_generated|pll1 .n = 1;
  924. defparam \pll_inst|auto_generated|pll1 .operation_mode = "normal";
  925. defparam \pll_inst|auto_generated|pll1 .pfd_max = 200000;
  926. defparam \pll_inst|auto_generated|pll1 .pfd_min = 3076;
  927. defparam \pll_inst|auto_generated|pll1 .pll_compensation_delay = 7538;
  928. defparam \pll_inst|auto_generated|pll1 .self_reset_on_loss_lock = "off";
  929. defparam \pll_inst|auto_generated|pll1 .simulation_type = "timing";
  930. defparam \pll_inst|auto_generated|pll1 .switch_over_type = "auto";
  931. defparam \pll_inst|auto_generated|pll1 .vco_center = 1538;
  932. defparam \pll_inst|auto_generated|pll1 .vco_divide_by = 0;
  933. defparam \pll_inst|auto_generated|pll1 .vco_frequency_control = "auto";
  934. defparam \pll_inst|auto_generated|pll1 .vco_max = 3333;
  935. defparam \pll_inst|auto_generated|pll1 .vco_min = 1538;
  936. defparam \pll_inst|auto_generated|pll1 .vco_multiply_by = 0;
  937. defparam \pll_inst|auto_generated|pll1 .vco_phase_shift_step = 260;
  938. defparam \pll_inst|auto_generated|pll1 .vco_post_scale = 2;
  939. endmodule