module boot_ip ( output tri0 SIM_CLK, inout [11:0] SIM_IO, inout SIM_IO_12, inout SIM_IO_13, inout SIM_IO_14, inout SIM_IO_15, input uart14_rx, output tri0 uart14_tx, input uart15_rx, output tri0 uart15_tx, output tri0 [5:0] gpio_int_g0_in, output tri0 [5:0] gpio_int_g1_in, output tri0 rxd_12_ip_in, output tri0 rxd_13_ip_in, output tri0 rxd_14_ip_in, output tri0 rxd_15_ip_in, input txd_12_ip_out_data, input txd_12_ip_out_en, input txd_13_ip_out_data, input txd_13_ip_out_en, input txd_14_ip_out_data, input txd_14_ip_out_en, input txd_15_ip_out_data, input txd_15_ip_out_en, input txen_12_ip_out_data, input txen_12_ip_out_en, input txen_13_ip_out_data, input txen_13_ip_out_en, input txen_14_ip_out_data, input txen_14_ip_out_en, input txen_15_ip_out_data, input txen_15_ip_out_en, input sys_clock, input bus_clock, input resetn, input stop, input [1:0] mem_ahb_htrans, input mem_ahb_hready, input mem_ahb_hwrite, input [31:0] mem_ahb_haddr, input [2:0] mem_ahb_hsize, input [2:0] mem_ahb_hburst, input [31:0] mem_ahb_hwdata, output tri1 mem_ahb_hreadyout, output tri0 mem_ahb_hresp, output tri0 [31:0] mem_ahb_hrdata, output tri0 slave_ahb_hsel, output tri1 slave_ahb_hready, input slave_ahb_hreadyout, output tri0 [1:0] slave_ahb_htrans, output tri0 [2:0] slave_ahb_hsize, output tri0 [2:0] slave_ahb_hburst, output tri0 slave_ahb_hwrite, output tri0 [31:0] slave_ahb_haddr, output tri0 [31:0] slave_ahb_hwdata, input slave_ahb_hresp, input [31:0] slave_ahb_hrdata, output tri0 [3:0] ext_dma_DMACBREQ, output tri0 [3:0] ext_dma_DMACLBREQ, output tri0 [3:0] ext_dma_DMACSREQ, output tri0 [3:0] ext_dma_DMACLSREQ, input [3:0] ext_dma_DMACCLR, input [3:0] ext_dma_DMACTC, output tri0 [3:0] local_int ); assign mem_ahb_hreadyout = 1'b1; assign slave_ahb_hready = 1'b1; endmodule