| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536 |
- `timescale 1 ps/ 1 ps
- module top(
- PIN_1,
- PIN_2,
- PIN_3,
- PIN_68,
- PIN_69,
- PIN_88,
- PIN_91,
- PIN_92,
- PIN_95,
- PIN_96,
- PIN_97,
- PIN_HSE,
- PIN_HSI,
- PIN_OSC);
- inout PIN_1;
- inout PIN_2;
- inout PIN_3;
- output PIN_68;
- input PIN_69;
- inout PIN_88;
- inout PIN_91;
- inout PIN_92;
- inout PIN_95;
- inout PIN_96;
- inout PIN_97;
- input PIN_HSE;
- input PIN_HSI;
- input PIN_OSC;
- //wire gnd;
- //wire vcc;
- wire \PIN_1~input_o ;
- wire \PIN_2~input_o ;
- wire \PIN_3~input_o ;
- wire \PIN_69~input_o ;
- wire \PIN_88~input_o ;
- wire \PIN_91~input_o ;
- wire \PIN_92~input_o ;
- wire \PIN_95~input_o ;
- wire \PIN_96~input_o ;
- wire \PIN_97~input_o ;
- wire \PIN_HSE~input_o ;
- wire \PIN_HSI~input_o ;
- wire \PIN_OSC~input_o ;
- wire \PLL_ENABLE~clkctrl_outclk ;
- wire \PLL_ENABLE~clkctrl_outclk__AsyncReset_X47_Y1_SIG ;
- wire \PLL_ENABLE~combout ;
- wire \PLL_LOCK~combout ;
- wire \auto_generated_inst.hbo_13_a07d11f4c42b3d12_bp ;
- wire \auto_generated_inst.hbo_13_a07d11f4c42b3d12_bp_X47_Y1_SIG_VCC ;
- wire \auto_generated_inst.hbo_22_f9ff3d300b43c0f2_bp ;
- tri1 devclrn;
- tri1 devoe;
- tri1 devpor;
- wire [3:0] ext_dma_DMACBREQ;
- //wire ext_dma_DMACBREQ[0];
- //wire ext_dma_DMACBREQ[1];
- //wire ext_dma_DMACBREQ[2];
- //wire ext_dma_DMACBREQ[3];
- wire [3:0] ext_dma_DMACLBREQ;
- //wire ext_dma_DMACLBREQ[0];
- //wire ext_dma_DMACLBREQ[1];
- //wire ext_dma_DMACLBREQ[2];
- //wire ext_dma_DMACLBREQ[3];
- wire [3:0] ext_dma_DMACLSREQ;
- //wire ext_dma_DMACLSREQ[0];
- //wire ext_dma_DMACLSREQ[1];
- //wire ext_dma_DMACLSREQ[2];
- //wire ext_dma_DMACLSREQ[3];
- wire [3:0] ext_dma_DMACSREQ;
- //wire ext_dma_DMACSREQ[0];
- //wire ext_dma_DMACSREQ[1];
- //wire ext_dma_DMACSREQ[2];
- //wire ext_dma_DMACSREQ[3];
- wire \gclksw_inst|gclk_switch__alta_gclksw__clkout ;
- wire [7:0] gpio0_io_in;
- //wire gpio0_io_in[0];
- //wire gpio0_io_in[1];
- //wire gpio0_io_in[2];
- //wire gpio0_io_in[3];
- //wire gpio0_io_in[4];
- //wire gpio0_io_in[5];
- //wire gpio0_io_in[6];
- //wire gpio0_io_in[7];
- wire [7:0] gpio1_io_in;
- //wire gpio1_io_in[0];
- //wire gpio1_io_in[1];
- //wire gpio1_io_in[2];
- //wire gpio1_io_in[3];
- //wire gpio1_io_in[4];
- //wire gpio1_io_in[5];
- //wire gpio1_io_in[6];
- //wire gpio1_io_in[7];
- wire [7:0] gpio1_io_out_data;
- //wire gpio1_io_out_data[0];
- //wire gpio1_io_out_data[1];
- //wire gpio1_io_out_data[2];
- //wire gpio1_io_out_data[3];
- //wire gpio1_io_out_data[4];
- //wire gpio1_io_out_data[5];
- //wire gpio1_io_out_data[6];
- //wire gpio1_io_out_data[7];
- wire [7:0] gpio1_io_out_en;
- //wire gpio1_io_out_en[0];
- //wire gpio1_io_out_en[1];
- //wire gpio1_io_out_en[2];
- //wire gpio1_io_out_en[3];
- //wire gpio1_io_out_en[4];
- //wire gpio1_io_out_en[5];
- //wire gpio1_io_out_en[6];
- //wire gpio1_io_out_en[7];
- wire [7:0] gpio2_io_in;
- //wire gpio2_io_in[0];
- //wire gpio2_io_in[1];
- //wire gpio2_io_in[2];
- //wire gpio2_io_in[3];
- //wire gpio2_io_in[4];
- //wire gpio2_io_in[5];
- //wire gpio2_io_in[6];
- //wire gpio2_io_in[7];
- wire [7:0] gpio2_io_out_data;
- //wire gpio2_io_out_data[0];
- //wire gpio2_io_out_data[1];
- //wire gpio2_io_out_data[2];
- //wire gpio2_io_out_data[3];
- //wire gpio2_io_out_data[4];
- //wire gpio2_io_out_data[5];
- //wire gpio2_io_out_data[6];
- //wire gpio2_io_out_data[7];
- wire [7:0] gpio2_io_out_en;
- //wire gpio2_io_out_en[0];
- //wire gpio2_io_out_en[1];
- //wire gpio2_io_out_en[2];
- //wire gpio2_io_out_en[3];
- //wire gpio2_io_out_en[4];
- //wire gpio2_io_out_en[5];
- //wire gpio2_io_out_en[6];
- //wire gpio2_io_out_en[7];
- wire [7:0] gpio3_io_in;
- //wire gpio3_io_in[0];
- //wire gpio3_io_in[1];
- //wire gpio3_io_in[2];
- //wire gpio3_io_in[3];
- //wire gpio3_io_in[4];
- //wire gpio3_io_in[5];
- //wire gpio3_io_in[6];
- //wire gpio3_io_in[7];
- wire [7:0] gpio4_io_in;
- //wire gpio4_io_in[0];
- //wire gpio4_io_in[1];
- //wire gpio4_io_in[2];
- //wire gpio4_io_in[3];
- //wire gpio4_io_in[4];
- //wire gpio4_io_in[5];
- //wire gpio4_io_in[6];
- //wire gpio4_io_in[7];
- wire [7:0] gpio5_io_in;
- //wire gpio5_io_in[0];
- //wire gpio5_io_in[1];
- //wire gpio5_io_in[2];
- //wire gpio5_io_in[3];
- //wire gpio5_io_in[4];
- //wire gpio5_io_in[5];
- //wire gpio5_io_in[6];
- //wire gpio5_io_in[7];
- wire [7:0] gpio6_io_in;
- //wire gpio6_io_in[0];
- //wire gpio6_io_in[1];
- //wire gpio6_io_in[2];
- //wire gpio6_io_in[3];
- //wire gpio6_io_in[4];
- //wire gpio6_io_in[5];
- //wire gpio6_io_in[6];
- //wire gpio6_io_in[7];
- wire [7:0] gpio7_io_in;
- //wire gpio7_io_in[0];
- //wire gpio7_io_in[1];
- //wire gpio7_io_in[2];
- //wire gpio7_io_in[3];
- //wire gpio7_io_in[4];
- //wire gpio7_io_in[5];
- //wire gpio7_io_in[6];
- //wire gpio7_io_in[7];
- wire [7:0] gpio7_io_out_data;
- //wire gpio7_io_out_data[0];
- //wire gpio7_io_out_data[1];
- //wire gpio7_io_out_data[2];
- //wire gpio7_io_out_data[3];
- //wire gpio7_io_out_data[4];
- //wire gpio7_io_out_data[5];
- //wire gpio7_io_out_data[6];
- //wire gpio7_io_out_data[7];
- wire [7:0] gpio7_io_out_en;
- //wire gpio7_io_out_en[0];
- //wire gpio7_io_out_en[1];
- //wire gpio7_io_out_en[2];
- //wire gpio7_io_out_en[3];
- //wire gpio7_io_out_en[4];
- //wire gpio7_io_out_en[5];
- //wire gpio7_io_out_en[6];
- //wire gpio7_io_out_en[7];
- wire [7:0] gpio8_io_in;
- //wire gpio8_io_in[0];
- //wire gpio8_io_in[1];
- //wire gpio8_io_in[2];
- //wire gpio8_io_in[3];
- //wire gpio8_io_in[4];
- //wire gpio8_io_in[5];
- //wire gpio8_io_in[6];
- //wire gpio8_io_in[7];
- wire [7:0] gpio9_io_in;
- //wire gpio9_io_in[0];
- //wire gpio9_io_in[1];
- //wire gpio9_io_in[2];
- //wire gpio9_io_in[3];
- //wire gpio9_io_in[4];
- //wire gpio9_io_in[5];
- //wire gpio9_io_in[6];
- //wire gpio9_io_in[7];
- wire hbi_274_0_9cb2c0024f9919c5_bp;
- wire hbi_274_1_9cb2c0024f9919c5_bp;
- wire [3:0] local_int;
- //wire local_int[0];
- //wire local_int[1];
- //wire local_int[2];
- //wire local_int[3];
- wire [31:0] mem_ahb_hrdata;
- //wire mem_ahb_hrdata[0];
- //wire mem_ahb_hrdata[10];
- //wire mem_ahb_hrdata[11];
- //wire mem_ahb_hrdata[12];
- //wire mem_ahb_hrdata[13];
- //wire mem_ahb_hrdata[14];
- //wire mem_ahb_hrdata[15];
- //wire mem_ahb_hrdata[16];
- //wire mem_ahb_hrdata[17];
- //wire mem_ahb_hrdata[18];
- //wire mem_ahb_hrdata[19];
- //wire mem_ahb_hrdata[1];
- //wire mem_ahb_hrdata[20];
- //wire mem_ahb_hrdata[21];
- //wire mem_ahb_hrdata[22];
- //wire mem_ahb_hrdata[23];
- //wire mem_ahb_hrdata[24];
- //wire mem_ahb_hrdata[25];
- //wire mem_ahb_hrdata[26];
- //wire mem_ahb_hrdata[27];
- //wire mem_ahb_hrdata[28];
- //wire mem_ahb_hrdata[29];
- //wire mem_ahb_hrdata[2];
- //wire mem_ahb_hrdata[30];
- //wire mem_ahb_hrdata[31];
- //wire mem_ahb_hrdata[3];
- //wire mem_ahb_hrdata[4];
- //wire mem_ahb_hrdata[5];
- //wire mem_ahb_hrdata[6];
- //wire mem_ahb_hrdata[7];
- //wire mem_ahb_hrdata[8];
- //wire mem_ahb_hrdata[9];
- wire \mem_ahb_hreadyout~combout ;
- wire \mem_ahb_hresp~combout ;
- wire [4:0] \pll_inst|auto_generated|clk ;
- //wire \pll_inst|auto_generated|clk [0];
- //wire \pll_inst|auto_generated|clk [1];
- //wire \pll_inst|auto_generated|clk [2];
- //wire \pll_inst|auto_generated|clk [3];
- //wire \pll_inst|auto_generated|clk [4];
- wire [4:0] \pll_inst|auto_generated|pll1_CLK_bus ;
- //wire \pll_inst|auto_generated|pll1_CLK_bus [0];
- //wire \pll_inst|auto_generated|pll1_CLK_bus [1];
- //wire \pll_inst|auto_generated|pll1_CLK_bus [2];
- //wire \pll_inst|auto_generated|pll1_CLK_bus [3];
- //wire \pll_inst|auto_generated|pll1_CLK_bus [4];
- wire \pll_inst|auto_generated|pll1~FBOUT ;
- wire \pll_inst|auto_generated|pll_lock_sync~feeder_combout ;
- wire \pll_inst|auto_generated|pll_lock_sync~q ;
- wire \rv32.dmactive ;
- wire \rv32.ext_dma_DMACCLR[0] ;
- wire \rv32.ext_dma_DMACCLR[1] ;
- wire \rv32.ext_dma_DMACCLR[2] ;
- wire \rv32.ext_dma_DMACCLR[3] ;
- wire \rv32.ext_dma_DMACTC[0] ;
- wire \rv32.ext_dma_DMACTC[1] ;
- wire \rv32.ext_dma_DMACTC[2] ;
- wire \rv32.ext_dma_DMACTC[3] ;
- wire \rv32.gpio0_io_out_data[0] ;
- wire \rv32.gpio0_io_out_data[1] ;
- wire \rv32.gpio0_io_out_data[2] ;
- wire \rv32.gpio0_io_out_data[3] ;
- wire \rv32.gpio0_io_out_data[4] ;
- wire \rv32.gpio0_io_out_data[5] ;
- wire \rv32.gpio0_io_out_data[6] ;
- wire \rv32.gpio0_io_out_data[7] ;
- wire \rv32.gpio0_io_out_en[0] ;
- wire \rv32.gpio0_io_out_en[1] ;
- wire \rv32.gpio0_io_out_en[2] ;
- wire \rv32.gpio0_io_out_en[3] ;
- wire \rv32.gpio0_io_out_en[4] ;
- wire \rv32.gpio0_io_out_en[5] ;
- wire \rv32.gpio0_io_out_en[6] ;
- wire \rv32.gpio0_io_out_en[7] ;
- wire \rv32.gpio1_io_out_data[0] ;
- wire \rv32.gpio1_io_out_data[1] ;
- wire \rv32.gpio1_io_out_data[2] ;
- wire \rv32.gpio1_io_out_data[3] ;
- wire \rv32.gpio1_io_out_data[4] ;
- wire \rv32.gpio1_io_out_data[5] ;
- wire \rv32.gpio1_io_out_data[6] ;
- wire \rv32.gpio1_io_out_data[7] ;
- wire \rv32.gpio1_io_out_en[0] ;
- wire \rv32.gpio1_io_out_en[1] ;
- wire \rv32.gpio1_io_out_en[2] ;
- wire \rv32.gpio1_io_out_en[3] ;
- wire \rv32.gpio1_io_out_en[4] ;
- wire \rv32.gpio1_io_out_en[5] ;
- wire \rv32.gpio1_io_out_en[6] ;
- wire \rv32.gpio1_io_out_en[7] ;
- wire \rv32.gpio2_io_out_data[0] ;
- wire \rv32.gpio2_io_out_data[1] ;
- wire \rv32.gpio2_io_out_data[2] ;
- wire \rv32.gpio2_io_out_data[3] ;
- wire \rv32.gpio2_io_out_data[4] ;
- wire \rv32.gpio2_io_out_data[5] ;
- wire \rv32.gpio2_io_out_data[6] ;
- wire \rv32.gpio2_io_out_data[7] ;
- wire \rv32.gpio2_io_out_en[0] ;
- wire \rv32.gpio2_io_out_en[1] ;
- wire \rv32.gpio2_io_out_en[2] ;
- wire \rv32.gpio2_io_out_en[3] ;
- wire \rv32.gpio2_io_out_en[4] ;
- wire \rv32.gpio2_io_out_en[5] ;
- wire \rv32.gpio2_io_out_en[6] ;
- wire \rv32.gpio2_io_out_en[7] ;
- wire \rv32.gpio3_io_out_data[0] ;
- wire \rv32.gpio3_io_out_data[1] ;
- wire \rv32.gpio3_io_out_data[2] ;
- wire \rv32.gpio3_io_out_data[3] ;
- wire \rv32.gpio3_io_out_data[4] ;
- wire \rv32.gpio3_io_out_data[5] ;
- wire \rv32.gpio3_io_out_data[6] ;
- wire \rv32.gpio3_io_out_data[7] ;
- wire \rv32.gpio3_io_out_en[0] ;
- wire \rv32.gpio3_io_out_en[1] ;
- wire \rv32.gpio3_io_out_en[2] ;
- wire \rv32.gpio3_io_out_en[3] ;
- wire \rv32.gpio3_io_out_en[4] ;
- wire \rv32.gpio3_io_out_en[5] ;
- wire \rv32.gpio3_io_out_en[6] ;
- wire \rv32.gpio3_io_out_en[7] ;
- wire \rv32.gpio4_io_out_data[0] ;
- wire \rv32.gpio4_io_out_data[1] ;
- wire \rv32.gpio4_io_out_data[2] ;
- wire \rv32.gpio4_io_out_data[3] ;
- wire \rv32.gpio4_io_out_data[4] ;
- wire \rv32.gpio4_io_out_data[5] ;
- wire \rv32.gpio4_io_out_data[6] ;
- wire \rv32.gpio4_io_out_data[7] ;
- wire \rv32.gpio4_io_out_en[0] ;
- wire \rv32.gpio4_io_out_en[1] ;
- wire \rv32.gpio4_io_out_en[2] ;
- wire \rv32.gpio4_io_out_en[3] ;
- wire \rv32.gpio4_io_out_en[4] ;
- wire \rv32.gpio4_io_out_en[5] ;
- wire \rv32.gpio4_io_out_en[6] ;
- wire \rv32.gpio4_io_out_en[7] ;
- wire \rv32.gpio5_io_out_data[0] ;
- wire \rv32.gpio5_io_out_data[1] ;
- wire \rv32.gpio5_io_out_data[2] ;
- wire \rv32.gpio5_io_out_data[3] ;
- wire \rv32.gpio5_io_out_data[4] ;
- wire \rv32.gpio5_io_out_data[5] ;
- wire \rv32.gpio5_io_out_data[6] ;
- wire \rv32.gpio5_io_out_data[7] ;
- wire \rv32.gpio5_io_out_en[0] ;
- wire \rv32.gpio5_io_out_en[1] ;
- wire \rv32.gpio5_io_out_en[2] ;
- wire \rv32.gpio5_io_out_en[3] ;
- wire \rv32.gpio5_io_out_en[4] ;
- wire \rv32.gpio5_io_out_en[5] ;
- wire \rv32.gpio5_io_out_en[6] ;
- wire \rv32.gpio5_io_out_en[7] ;
- wire \rv32.gpio6_io_out_data[0] ;
- wire \rv32.gpio6_io_out_data[1] ;
- wire \rv32.gpio6_io_out_data[2] ;
- wire \rv32.gpio6_io_out_data[3] ;
- wire \rv32.gpio6_io_out_data[4] ;
- wire \rv32.gpio6_io_out_data[5] ;
- wire \rv32.gpio6_io_out_data[6] ;
- wire \rv32.gpio6_io_out_data[7] ;
- wire \rv32.gpio6_io_out_en[0] ;
- wire \rv32.gpio6_io_out_en[1] ;
- wire \rv32.gpio6_io_out_en[2] ;
- wire \rv32.gpio6_io_out_en[3] ;
- wire \rv32.gpio6_io_out_en[4] ;
- wire \rv32.gpio6_io_out_en[5] ;
- wire \rv32.gpio6_io_out_en[6] ;
- wire \rv32.gpio6_io_out_en[7] ;
- wire \rv32.gpio7_io_out_data[0] ;
- wire \rv32.gpio7_io_out_data[1] ;
- wire \rv32.gpio7_io_out_data[2] ;
- wire \rv32.gpio7_io_out_data[3] ;
- wire \rv32.gpio7_io_out_data[4] ;
- wire \rv32.gpio7_io_out_data[5] ;
- wire \rv32.gpio7_io_out_data[6] ;
- wire \rv32.gpio7_io_out_data[7] ;
- wire \rv32.gpio7_io_out_en[0] ;
- wire \rv32.gpio7_io_out_en[1] ;
- wire \rv32.gpio7_io_out_en[2] ;
- wire \rv32.gpio7_io_out_en[3] ;
- wire \rv32.gpio7_io_out_en[4] ;
- wire \rv32.gpio7_io_out_en[5] ;
- wire \rv32.gpio7_io_out_en[6] ;
- wire \rv32.gpio7_io_out_en[7] ;
- wire \rv32.gpio8_io_out_data[0] ;
- wire \rv32.gpio8_io_out_data[1] ;
- wire \rv32.gpio8_io_out_data[2] ;
- wire \rv32.gpio8_io_out_data[3] ;
- wire \rv32.gpio8_io_out_data[4] ;
- wire \rv32.gpio8_io_out_data[5] ;
- wire \rv32.gpio8_io_out_data[6] ;
- wire \rv32.gpio8_io_out_data[7] ;
- wire \rv32.gpio8_io_out_en[0] ;
- wire \rv32.gpio8_io_out_en[1] ;
- wire \rv32.gpio8_io_out_en[2] ;
- wire \rv32.gpio8_io_out_en[3] ;
- wire \rv32.gpio8_io_out_en[4] ;
- wire \rv32.gpio8_io_out_en[5] ;
- wire \rv32.gpio8_io_out_en[6] ;
- wire \rv32.gpio8_io_out_en[7] ;
- wire \rv32.gpio9_io_out_data[0] ;
- wire \rv32.gpio9_io_out_data[1] ;
- wire \rv32.gpio9_io_out_data[2] ;
- wire \rv32.gpio9_io_out_data[3] ;
- wire \rv32.gpio9_io_out_data[4] ;
- wire \rv32.gpio9_io_out_data[5] ;
- wire \rv32.gpio9_io_out_data[6] ;
- wire \rv32.gpio9_io_out_data[7] ;
- wire \rv32.gpio9_io_out_en[0] ;
- wire \rv32.gpio9_io_out_en[1] ;
- wire \rv32.gpio9_io_out_en[2] ;
- wire \rv32.gpio9_io_out_en[3] ;
- wire \rv32.gpio9_io_out_en[4] ;
- wire \rv32.gpio9_io_out_en[5] ;
- wire \rv32.gpio9_io_out_en[6] ;
- wire \rv32.gpio9_io_out_en[7] ;
- wire \rv32.mem_ahb_haddr[0] ;
- wire \rv32.mem_ahb_haddr[10] ;
- wire \rv32.mem_ahb_haddr[11] ;
- wire \rv32.mem_ahb_haddr[12] ;
- wire \rv32.mem_ahb_haddr[13] ;
- wire \rv32.mem_ahb_haddr[14] ;
- wire \rv32.mem_ahb_haddr[15] ;
- wire \rv32.mem_ahb_haddr[16] ;
- wire \rv32.mem_ahb_haddr[17] ;
- wire \rv32.mem_ahb_haddr[18] ;
- wire \rv32.mem_ahb_haddr[19] ;
- wire \rv32.mem_ahb_haddr[1] ;
- wire \rv32.mem_ahb_haddr[20] ;
- wire \rv32.mem_ahb_haddr[21] ;
- wire \rv32.mem_ahb_haddr[22] ;
- wire \rv32.mem_ahb_haddr[23] ;
- wire \rv32.mem_ahb_haddr[24] ;
- wire \rv32.mem_ahb_haddr[25] ;
- wire \rv32.mem_ahb_haddr[26] ;
- wire \rv32.mem_ahb_haddr[27] ;
- wire \rv32.mem_ahb_haddr[28] ;
- wire \rv32.mem_ahb_haddr[29] ;
- wire \rv32.mem_ahb_haddr[2] ;
- wire \rv32.mem_ahb_haddr[30] ;
- wire \rv32.mem_ahb_haddr[31] ;
- wire \rv32.mem_ahb_haddr[3] ;
- wire \rv32.mem_ahb_haddr[4] ;
- wire \rv32.mem_ahb_haddr[5] ;
- wire \rv32.mem_ahb_haddr[6] ;
- wire \rv32.mem_ahb_haddr[7] ;
- wire \rv32.mem_ahb_haddr[8] ;
- wire \rv32.mem_ahb_haddr[9] ;
- wire \rv32.mem_ahb_hburst[0] ;
- wire \rv32.mem_ahb_hburst[1] ;
- wire \rv32.mem_ahb_hburst[2] ;
- wire \rv32.mem_ahb_hready ;
- wire \rv32.mem_ahb_hsize[0] ;
- wire \rv32.mem_ahb_hsize[1] ;
- wire \rv32.mem_ahb_hsize[2] ;
- wire \rv32.mem_ahb_htrans[0] ;
- wire \rv32.mem_ahb_htrans[1] ;
- wire \rv32.mem_ahb_hwdata[0] ;
- wire \rv32.mem_ahb_hwdata[10] ;
- wire \rv32.mem_ahb_hwdata[11] ;
- wire \rv32.mem_ahb_hwdata[12] ;
- wire \rv32.mem_ahb_hwdata[13] ;
- wire \rv32.mem_ahb_hwdata[14] ;
- wire \rv32.mem_ahb_hwdata[15] ;
- wire \rv32.mem_ahb_hwdata[16] ;
- wire \rv32.mem_ahb_hwdata[17] ;
- wire \rv32.mem_ahb_hwdata[18] ;
- wire \rv32.mem_ahb_hwdata[19] ;
- wire \rv32.mem_ahb_hwdata[1] ;
- wire \rv32.mem_ahb_hwdata[20] ;
- wire \rv32.mem_ahb_hwdata[21] ;
- wire \rv32.mem_ahb_hwdata[22] ;
- wire \rv32.mem_ahb_hwdata[23] ;
- wire \rv32.mem_ahb_hwdata[24] ;
- wire \rv32.mem_ahb_hwdata[25] ;
- wire \rv32.mem_ahb_hwdata[26] ;
- wire \rv32.mem_ahb_hwdata[27] ;
- wire \rv32.mem_ahb_hwdata[28] ;
- wire \rv32.mem_ahb_hwdata[29] ;
- wire \rv32.mem_ahb_hwdata[2] ;
- wire \rv32.mem_ahb_hwdata[30] ;
- wire \rv32.mem_ahb_hwdata[31] ;
- wire \rv32.mem_ahb_hwdata[3] ;
- wire \rv32.mem_ahb_hwdata[4] ;
- wire \rv32.mem_ahb_hwdata[5] ;
- wire \rv32.mem_ahb_hwdata[6] ;
- wire \rv32.mem_ahb_hwdata[7] ;
- wire \rv32.mem_ahb_hwdata[8] ;
- wire \rv32.mem_ahb_hwdata[9] ;
- wire \rv32.mem_ahb_hwrite ;
- wire \rv32.resetn_out ;
- wire \rv32.slave_ahb_hrdata[0] ;
- wire \rv32.slave_ahb_hrdata[10] ;
- wire \rv32.slave_ahb_hrdata[11] ;
- wire \rv32.slave_ahb_hrdata[12] ;
- wire \rv32.slave_ahb_hrdata[13] ;
- wire \rv32.slave_ahb_hrdata[14] ;
- wire \rv32.slave_ahb_hrdata[15] ;
- wire \rv32.slave_ahb_hrdata[16] ;
- wire \rv32.slave_ahb_hrdata[17] ;
- wire \rv32.slave_ahb_hrdata[18] ;
- wire \rv32.slave_ahb_hrdata[19] ;
- wire \rv32.slave_ahb_hrdata[1] ;
- wire \rv32.slave_ahb_hrdata[20] ;
- wire \rv32.slave_ahb_hrdata[21] ;
- wire \rv32.slave_ahb_hrdata[22] ;
- wire \rv32.slave_ahb_hrdata[23] ;
- wire \rv32.slave_ahb_hrdata[24] ;
- wire \rv32.slave_ahb_hrdata[25] ;
- wire \rv32.slave_ahb_hrdata[26] ;
- wire \rv32.slave_ahb_hrdata[27] ;
- wire \rv32.slave_ahb_hrdata[28] ;
- wire \rv32.slave_ahb_hrdata[29] ;
- wire \rv32.slave_ahb_hrdata[2] ;
- wire \rv32.slave_ahb_hrdata[30] ;
- wire \rv32.slave_ahb_hrdata[31] ;
- wire \rv32.slave_ahb_hrdata[3] ;
- wire \rv32.slave_ahb_hrdata[4] ;
- wire \rv32.slave_ahb_hrdata[5] ;
- wire \rv32.slave_ahb_hrdata[6] ;
- wire \rv32.slave_ahb_hrdata[7] ;
- wire \rv32.slave_ahb_hrdata[8] ;
- wire \rv32.slave_ahb_hrdata[9] ;
- wire \rv32.slave_ahb_hreadyout ;
- wire \rv32.slave_ahb_hresp ;
- wire \rv32.swj_JTAGIR[0] ;
- wire \rv32.swj_JTAGIR[1] ;
- wire \rv32.swj_JTAGIR[2] ;
- wire \rv32.swj_JTAGIR[3] ;
- wire \rv32.swj_JTAGNSW ;
- wire \rv32.swj_JTAGSTATE[0] ;
- wire \rv32.swj_JTAGSTATE[1] ;
- wire \rv32.swj_JTAGSTATE[2] ;
- wire \rv32.swj_JTAGSTATE[3] ;
- wire \rv32.sys_ctrl_clkSource[0] ;
- wire \rv32.sys_ctrl_clkSource[1] ;
- wire \rv32.sys_ctrl_hseBypass ;
- wire \rv32.sys_ctrl_hseEnable ;
- wire \rv32.sys_ctrl_pllEnable ;
- wire \rv32.sys_ctrl_sleep ;
- wire \rv32.sys_ctrl_standby ;
- wire \rv32.sys_ctrl_stop ;
- wire [31:0] slave_ahb_haddr;
- //wire slave_ahb_haddr[0];
- //wire slave_ahb_haddr[10];
- //wire slave_ahb_haddr[11];
- //wire slave_ahb_haddr[12];
- //wire slave_ahb_haddr[13];
- //wire slave_ahb_haddr[14];
- //wire slave_ahb_haddr[15];
- //wire slave_ahb_haddr[16];
- //wire slave_ahb_haddr[17];
- //wire slave_ahb_haddr[18];
- //wire slave_ahb_haddr[19];
- //wire slave_ahb_haddr[1];
- //wire slave_ahb_haddr[20];
- //wire slave_ahb_haddr[21];
- //wire slave_ahb_haddr[22];
- //wire slave_ahb_haddr[23];
- //wire slave_ahb_haddr[24];
- //wire slave_ahb_haddr[25];
- //wire slave_ahb_haddr[26];
- //wire slave_ahb_haddr[27];
- //wire slave_ahb_haddr[28];
- //wire slave_ahb_haddr[29];
- //wire slave_ahb_haddr[2];
- //wire slave_ahb_haddr[30];
- //wire slave_ahb_haddr[31];
- //wire slave_ahb_haddr[3];
- //wire slave_ahb_haddr[4];
- //wire slave_ahb_haddr[5];
- //wire slave_ahb_haddr[6];
- //wire slave_ahb_haddr[7];
- //wire slave_ahb_haddr[8];
- //wire slave_ahb_haddr[9];
- wire [2:0] slave_ahb_hburst;
- //wire slave_ahb_hburst[0];
- //wire slave_ahb_hburst[1];
- //wire slave_ahb_hburst[2];
- wire \slave_ahb_hready~combout ;
- wire \slave_ahb_hsel~combout ;
- wire [2:0] slave_ahb_hsize;
- //wire slave_ahb_hsize[0];
- //wire slave_ahb_hsize[1];
- //wire slave_ahb_hsize[2];
- wire [1:0] slave_ahb_htrans;
- //wire slave_ahb_htrans[0];
- //wire slave_ahb_htrans[1];
- wire [31:0] slave_ahb_hwdata;
- //wire slave_ahb_hwdata[0];
- //wire slave_ahb_hwdata[10];
- //wire slave_ahb_hwdata[11];
- //wire slave_ahb_hwdata[12];
- //wire slave_ahb_hwdata[13];
- //wire slave_ahb_hwdata[14];
- //wire slave_ahb_hwdata[15];
- //wire slave_ahb_hwdata[16];
- //wire slave_ahb_hwdata[17];
- //wire slave_ahb_hwdata[18];
- //wire slave_ahb_hwdata[19];
- //wire slave_ahb_hwdata[1];
- //wire slave_ahb_hwdata[20];
- //wire slave_ahb_hwdata[21];
- //wire slave_ahb_hwdata[22];
- //wire slave_ahb_hwdata[23];
- //wire slave_ahb_hwdata[24];
- //wire slave_ahb_hwdata[25];
- //wire slave_ahb_hwdata[26];
- //wire slave_ahb_hwdata[27];
- //wire slave_ahb_hwdata[28];
- //wire slave_ahb_hwdata[29];
- //wire slave_ahb_hwdata[2];
- //wire slave_ahb_hwdata[30];
- //wire slave_ahb_hwdata[31];
- //wire slave_ahb_hwdata[3];
- //wire slave_ahb_hwdata[4];
- //wire slave_ahb_hwdata[5];
- //wire slave_ahb_hwdata[6];
- //wire slave_ahb_hwdata[7];
- //wire slave_ahb_hwdata[8];
- //wire slave_ahb_hwdata[9];
- wire \slave_ahb_hwrite~combout ;
- wire unknown;
- wire \~GND~combout ;
- wire \~VCC~combout ;
- wire vcc;
- wire gnd;
- assign vcc = 1'b1;
- assign gnd = 1'b0;
- alta_rio \PIN_1~output (
- .padio(PIN_1),
- .datain(\rv32.gpio1_io_out_data[3] ),
- .oe(\rv32.gpio1_io_out_en[3] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_1~input_o ),
- .regout());
- defparam \PIN_1~output .coord_x = 22;
- defparam \PIN_1~output .coord_y = 1;
- defparam \PIN_1~output .coord_z = 4;
- defparam \PIN_1~output .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_1~output .IN_SYNC_MODE = 1'b0;
- defparam \PIN_1~output .IN_POWERUP = 1'b0;
- defparam \PIN_1~output .OUT_REG_MODE = 1'b0;
- defparam \PIN_1~output .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_1~output .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_1~output .OUT_POWERUP = 1'b0;
- defparam \PIN_1~output .OE_REG_MODE = 1'b0;
- defparam \PIN_1~output .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_1~output .OE_SYNC_MODE = 1'b0;
- defparam \PIN_1~output .OE_POWERUP = 1'b0;
- defparam \PIN_1~output .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_1~output .CFG_INPUT_EN = 1'b1;
- defparam \PIN_1~output .CFG_PULL_UP = 1'b0;
- defparam \PIN_1~output .CFG_SLR = 1'b0;
- defparam \PIN_1~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_1~output .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_1~output .CFG_KEEP = 2'b00;
- defparam \PIN_1~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_1~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_1~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_1~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_1~output .DPCLK_DELAY = 4'b0000;
- defparam \PIN_1~output .OUT_DELAY = 1'b0;
- defparam \PIN_1~output .IN_DATA_DELAY = 3'b000;
- defparam \PIN_1~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_2~output (
- .padio(PIN_2),
- .datain(\rv32.gpio1_io_out_data[0] ),
- .oe(\rv32.gpio1_io_out_en[0] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_2~input_o ),
- .regout());
- defparam \PIN_2~output .coord_x = 22;
- defparam \PIN_2~output .coord_y = 1;
- defparam \PIN_2~output .coord_z = 3;
- defparam \PIN_2~output .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_2~output .IN_SYNC_MODE = 1'b0;
- defparam \PIN_2~output .IN_POWERUP = 1'b0;
- defparam \PIN_2~output .OUT_REG_MODE = 1'b0;
- defparam \PIN_2~output .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_2~output .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_2~output .OUT_POWERUP = 1'b0;
- defparam \PIN_2~output .OE_REG_MODE = 1'b0;
- defparam \PIN_2~output .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_2~output .OE_SYNC_MODE = 1'b0;
- defparam \PIN_2~output .OE_POWERUP = 1'b0;
- defparam \PIN_2~output .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_2~output .CFG_INPUT_EN = 1'b1;
- defparam \PIN_2~output .CFG_PULL_UP = 1'b0;
- defparam \PIN_2~output .CFG_SLR = 1'b0;
- defparam \PIN_2~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_2~output .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_2~output .CFG_KEEP = 2'b00;
- defparam \PIN_2~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_2~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_2~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_2~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_2~output .DPCLK_DELAY = 4'b0000;
- defparam \PIN_2~output .OUT_DELAY = 1'b0;
- defparam \PIN_2~output .IN_DATA_DELAY = 3'b000;
- defparam \PIN_2~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_3~output (
- .padio(PIN_3),
- .datain(\rv32.gpio1_io_out_data[1] ),
- .oe(\rv32.gpio1_io_out_en[1] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_3~input_o ),
- .regout());
- defparam \PIN_3~output .coord_x = 22;
- defparam \PIN_3~output .coord_y = 1;
- defparam \PIN_3~output .coord_z = 2;
- defparam \PIN_3~output .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_3~output .IN_SYNC_MODE = 1'b0;
- defparam \PIN_3~output .IN_POWERUP = 1'b0;
- defparam \PIN_3~output .OUT_REG_MODE = 1'b0;
- defparam \PIN_3~output .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_3~output .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_3~output .OUT_POWERUP = 1'b0;
- defparam \PIN_3~output .OE_REG_MODE = 1'b0;
- defparam \PIN_3~output .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_3~output .OE_SYNC_MODE = 1'b0;
- defparam \PIN_3~output .OE_POWERUP = 1'b0;
- defparam \PIN_3~output .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_3~output .CFG_INPUT_EN = 1'b1;
- defparam \PIN_3~output .CFG_PULL_UP = 1'b0;
- defparam \PIN_3~output .CFG_SLR = 1'b0;
- defparam \PIN_3~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_3~output .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_3~output .CFG_KEEP = 2'b00;
- defparam \PIN_3~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_3~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_3~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_3~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_3~output .DPCLK_DELAY = 4'b0000;
- defparam \PIN_3~output .OUT_DELAY = 1'b0;
- defparam \PIN_3~output .IN_DATA_DELAY = 3'b000;
- defparam \PIN_3~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_68~output (
- .padio(PIN_68),
- .datain(\rv32.gpio7_io_out_data[6] ),
- .oe(\rv32.gpio7_io_out_en[6] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(),
- .regout());
- defparam \PIN_68~output .coord_x = 0;
- defparam \PIN_68~output .coord_y = 2;
- defparam \PIN_68~output .coord_z = 5;
- defparam \PIN_68~output .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_68~output .IN_SYNC_MODE = 1'b0;
- defparam \PIN_68~output .IN_POWERUP = 1'b0;
- defparam \PIN_68~output .OUT_REG_MODE = 1'b0;
- defparam \PIN_68~output .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_68~output .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_68~output .OUT_POWERUP = 1'b0;
- defparam \PIN_68~output .OE_REG_MODE = 1'b0;
- defparam \PIN_68~output .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_68~output .OE_SYNC_MODE = 1'b0;
- defparam \PIN_68~output .OE_POWERUP = 1'b0;
- defparam \PIN_68~output .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_68~output .CFG_INPUT_EN = 1'b0;
- defparam \PIN_68~output .CFG_PULL_UP = 1'b0;
- defparam \PIN_68~output .CFG_SLR = 1'b0;
- defparam \PIN_68~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_68~output .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_68~output .CFG_KEEP = 2'b00;
- defparam \PIN_68~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_68~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_68~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_68~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_68~output .DPCLK_DELAY = 4'b0000;
- defparam \PIN_68~output .OUT_DELAY = 1'b0;
- defparam \PIN_68~output .IN_DATA_DELAY = 3'b000;
- defparam \PIN_68~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_69~input (
- .padio(PIN_69),
- .datain(gnd),
- .oe(gnd),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_69~input_o ),
- .regout());
- defparam \PIN_69~input .coord_x = 0;
- defparam \PIN_69~input .coord_y = 1;
- defparam \PIN_69~input .coord_z = 0;
- defparam \PIN_69~input .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_69~input .IN_SYNC_MODE = 1'b0;
- defparam \PIN_69~input .IN_POWERUP = 1'b0;
- defparam \PIN_69~input .OUT_REG_MODE = 1'b0;
- defparam \PIN_69~input .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_69~input .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_69~input .OUT_POWERUP = 1'b0;
- defparam \PIN_69~input .OE_REG_MODE = 1'b0;
- defparam \PIN_69~input .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_69~input .OE_SYNC_MODE = 1'b0;
- defparam \PIN_69~input .OE_POWERUP = 1'b0;
- defparam \PIN_69~input .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_69~input .CFG_INPUT_EN = 1'b1;
- defparam \PIN_69~input .CFG_PULL_UP = 1'b0;
- defparam \PIN_69~input .CFG_SLR = 1'b0;
- defparam \PIN_69~input .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_69~input .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_69~input .CFG_KEEP = 2'b00;
- defparam \PIN_69~input .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_69~input .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_69~input .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_69~input .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_69~input .DPCLK_DELAY = 4'b0000;
- defparam \PIN_69~input .OUT_DELAY = 1'b0;
- defparam \PIN_69~input .IN_DATA_DELAY = 3'b000;
- defparam \PIN_69~input .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_88~output (
- .padio(PIN_88),
- .datain(\rv32.gpio1_io_out_data[6] ),
- .oe(\rv32.gpio1_io_out_en[6] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_88~input_o ),
- .regout());
- defparam \PIN_88~output .coord_x = 8;
- defparam \PIN_88~output .coord_y = 0;
- defparam \PIN_88~output .coord_z = 3;
- defparam \PIN_88~output .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_88~output .IN_SYNC_MODE = 1'b0;
- defparam \PIN_88~output .IN_POWERUP = 1'b0;
- defparam \PIN_88~output .OUT_REG_MODE = 1'b0;
- defparam \PIN_88~output .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_88~output .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_88~output .OUT_POWERUP = 1'b0;
- defparam \PIN_88~output .OE_REG_MODE = 1'b0;
- defparam \PIN_88~output .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_88~output .OE_SYNC_MODE = 1'b0;
- defparam \PIN_88~output .OE_POWERUP = 1'b0;
- defparam \PIN_88~output .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_88~output .CFG_INPUT_EN = 1'b1;
- defparam \PIN_88~output .CFG_PULL_UP = 1'b0;
- defparam \PIN_88~output .CFG_SLR = 1'b0;
- defparam \PIN_88~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_88~output .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_88~output .CFG_KEEP = 2'b00;
- defparam \PIN_88~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_88~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_88~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_88~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_88~output .DPCLK_DELAY = 4'b0000;
- defparam \PIN_88~output .OUT_DELAY = 1'b0;
- defparam \PIN_88~output .IN_DATA_DELAY = 3'b000;
- defparam \PIN_88~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_91~output (
- .padio(PIN_91),
- .datain(\rv32.gpio1_io_out_data[5] ),
- .oe(\rv32.gpio1_io_out_en[5] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_91~input_o ),
- .regout());
- defparam \PIN_91~output .coord_x = 17;
- defparam \PIN_91~output .coord_y = 0;
- defparam \PIN_91~output .coord_z = 2;
- defparam \PIN_91~output .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_91~output .IN_SYNC_MODE = 1'b0;
- defparam \PIN_91~output .IN_POWERUP = 1'b0;
- defparam \PIN_91~output .OUT_REG_MODE = 1'b0;
- defparam \PIN_91~output .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_91~output .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_91~output .OUT_POWERUP = 1'b0;
- defparam \PIN_91~output .OE_REG_MODE = 1'b0;
- defparam \PIN_91~output .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_91~output .OE_SYNC_MODE = 1'b0;
- defparam \PIN_91~output .OE_POWERUP = 1'b0;
- defparam \PIN_91~output .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_91~output .CFG_INPUT_EN = 1'b1;
- defparam \PIN_91~output .CFG_PULL_UP = 1'b0;
- defparam \PIN_91~output .CFG_SLR = 1'b0;
- defparam \PIN_91~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_91~output .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_91~output .CFG_KEEP = 2'b00;
- defparam \PIN_91~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_91~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_91~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_91~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_91~output .DPCLK_DELAY = 4'b0000;
- defparam \PIN_91~output .OUT_DELAY = 1'b0;
- defparam \PIN_91~output .IN_DATA_DELAY = 3'b000;
- defparam \PIN_91~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_92~output (
- .padio(PIN_92),
- .datain(\rv32.gpio1_io_out_data[4] ),
- .oe(\rv32.gpio1_io_out_en[4] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_92~input_o ),
- .regout());
- defparam \PIN_92~output .coord_x = 18;
- defparam \PIN_92~output .coord_y = 0;
- defparam \PIN_92~output .coord_z = 0;
- defparam \PIN_92~output .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_92~output .IN_SYNC_MODE = 1'b0;
- defparam \PIN_92~output .IN_POWERUP = 1'b0;
- defparam \PIN_92~output .OUT_REG_MODE = 1'b0;
- defparam \PIN_92~output .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_92~output .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_92~output .OUT_POWERUP = 1'b0;
- defparam \PIN_92~output .OE_REG_MODE = 1'b0;
- defparam \PIN_92~output .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_92~output .OE_SYNC_MODE = 1'b0;
- defparam \PIN_92~output .OE_POWERUP = 1'b0;
- defparam \PIN_92~output .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_92~output .CFG_INPUT_EN = 1'b1;
- defparam \PIN_92~output .CFG_PULL_UP = 1'b0;
- defparam \PIN_92~output .CFG_SLR = 1'b0;
- defparam \PIN_92~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_92~output .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_92~output .CFG_KEEP = 2'b00;
- defparam \PIN_92~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_92~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_92~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_92~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_92~output .DPCLK_DELAY = 4'b0000;
- defparam \PIN_92~output .OUT_DELAY = 1'b0;
- defparam \PIN_92~output .IN_DATA_DELAY = 3'b000;
- defparam \PIN_92~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_95~output (
- .padio(PIN_95),
- .datain(\rv32.gpio2_io_out_data[1] ),
- .oe(\rv32.gpio2_io_out_en[1] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_95~input_o ),
- .regout());
- defparam \PIN_95~output .coord_x = 19;
- defparam \PIN_95~output .coord_y = 0;
- defparam \PIN_95~output .coord_z = 1;
- defparam \PIN_95~output .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_95~output .IN_SYNC_MODE = 1'b0;
- defparam \PIN_95~output .IN_POWERUP = 1'b0;
- defparam \PIN_95~output .OUT_REG_MODE = 1'b0;
- defparam \PIN_95~output .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_95~output .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_95~output .OUT_POWERUP = 1'b0;
- defparam \PIN_95~output .OE_REG_MODE = 1'b0;
- defparam \PIN_95~output .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_95~output .OE_SYNC_MODE = 1'b0;
- defparam \PIN_95~output .OE_POWERUP = 1'b0;
- defparam \PIN_95~output .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_95~output .CFG_INPUT_EN = 1'b1;
- defparam \PIN_95~output .CFG_PULL_UP = 1'b0;
- defparam \PIN_95~output .CFG_SLR = 1'b0;
- defparam \PIN_95~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_95~output .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_95~output .CFG_KEEP = 2'b00;
- defparam \PIN_95~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_95~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_95~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_95~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_95~output .DPCLK_DELAY = 4'b0000;
- defparam \PIN_95~output .OUT_DELAY = 1'b0;
- defparam \PIN_95~output .IN_DATA_DELAY = 3'b000;
- defparam \PIN_95~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_96~output (
- .padio(PIN_96),
- .datain(\rv32.gpio2_io_out_data[2] ),
- .oe(\rv32.gpio2_io_out_en[2] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_96~input_o ),
- .regout());
- defparam \PIN_96~output .coord_x = 19;
- defparam \PIN_96~output .coord_y = 0;
- defparam \PIN_96~output .coord_z = 3;
- defparam \PIN_96~output .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_96~output .IN_SYNC_MODE = 1'b0;
- defparam \PIN_96~output .IN_POWERUP = 1'b0;
- defparam \PIN_96~output .OUT_REG_MODE = 1'b0;
- defparam \PIN_96~output .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_96~output .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_96~output .OUT_POWERUP = 1'b0;
- defparam \PIN_96~output .OE_REG_MODE = 1'b0;
- defparam \PIN_96~output .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_96~output .OE_SYNC_MODE = 1'b0;
- defparam \PIN_96~output .OE_POWERUP = 1'b0;
- defparam \PIN_96~output .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_96~output .CFG_INPUT_EN = 1'b1;
- defparam \PIN_96~output .CFG_PULL_UP = 1'b0;
- defparam \PIN_96~output .CFG_SLR = 1'b0;
- defparam \PIN_96~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_96~output .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_96~output .CFG_KEEP = 2'b00;
- defparam \PIN_96~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_96~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_96~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_96~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_96~output .DPCLK_DELAY = 4'b0000;
- defparam \PIN_96~output .OUT_DELAY = 1'b0;
- defparam \PIN_96~output .IN_DATA_DELAY = 3'b000;
- defparam \PIN_96~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_97~output (
- .padio(PIN_97),
- .datain(\rv32.gpio2_io_out_data[0] ),
- .oe(\rv32.gpio2_io_out_en[0] ),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_97~input_o ),
- .regout());
- defparam \PIN_97~output .coord_x = 20;
- defparam \PIN_97~output .coord_y = 0;
- defparam \PIN_97~output .coord_z = 0;
- defparam \PIN_97~output .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_97~output .IN_SYNC_MODE = 1'b0;
- defparam \PIN_97~output .IN_POWERUP = 1'b0;
- defparam \PIN_97~output .OUT_REG_MODE = 1'b0;
- defparam \PIN_97~output .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_97~output .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_97~output .OUT_POWERUP = 1'b0;
- defparam \PIN_97~output .OE_REG_MODE = 1'b0;
- defparam \PIN_97~output .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_97~output .OE_SYNC_MODE = 1'b0;
- defparam \PIN_97~output .OE_POWERUP = 1'b0;
- defparam \PIN_97~output .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_97~output .CFG_INPUT_EN = 1'b1;
- defparam \PIN_97~output .CFG_PULL_UP = 1'b0;
- defparam \PIN_97~output .CFG_SLR = 1'b0;
- defparam \PIN_97~output .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_97~output .CFG_PDRCTRL = 4'b0100;
- defparam \PIN_97~output .CFG_KEEP = 2'b00;
- defparam \PIN_97~output .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_97~output .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_97~output .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_97~output .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_97~output .DPCLK_DELAY = 4'b0000;
- defparam \PIN_97~output .OUT_DELAY = 1'b0;
- defparam \PIN_97~output .IN_DATA_DELAY = 3'b000;
- defparam \PIN_97~output .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_HSE~input (
- .padio(PIN_HSE),
- .datain(gnd),
- .oe(gnd),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_HSE~input_o ),
- .regout());
- defparam \PIN_HSE~input .coord_x = 22;
- defparam \PIN_HSE~input .coord_y = 4;
- defparam \PIN_HSE~input .coord_z = 1;
- defparam \PIN_HSE~input .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .IN_SYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .IN_POWERUP = 1'b0;
- defparam \PIN_HSE~input .OUT_REG_MODE = 1'b0;
- defparam \PIN_HSE~input .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .OUT_POWERUP = 1'b0;
- defparam \PIN_HSE~input .OE_REG_MODE = 1'b0;
- defparam \PIN_HSE~input .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .OE_SYNC_MODE = 1'b0;
- defparam \PIN_HSE~input .OE_POWERUP = 1'b0;
- defparam \PIN_HSE~input .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_HSE~input .CFG_PULL_UP = 1'b0;
- defparam \PIN_HSE~input .CFG_SLR = 1'b0;
- defparam \PIN_HSE~input .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_HSE~input .CFG_PDRCTRL = 4'b0010;
- defparam \PIN_HSE~input .CFG_KEEP = 2'b00;
- defparam \PIN_HSE~input .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_HSE~input .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_HSE~input .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_HSE~input .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_HSE~input .DPCLK_DELAY = 4'b0000;
- defparam \PIN_HSE~input .OUT_DELAY = 1'b0;
- defparam \PIN_HSE~input .IN_DATA_DELAY = 3'b000;
- defparam \PIN_HSE~input .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_HSI~input (
- .padio(PIN_HSI),
- .datain(gnd),
- .oe(gnd),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_HSI~input_o ),
- .regout());
- defparam \PIN_HSI~input .coord_x = 22;
- defparam \PIN_HSI~input .coord_y = 4;
- defparam \PIN_HSI~input .coord_z = 0;
- defparam \PIN_HSI~input .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .IN_SYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .IN_POWERUP = 1'b0;
- defparam \PIN_HSI~input .OUT_REG_MODE = 1'b0;
- defparam \PIN_HSI~input .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .OUT_POWERUP = 1'b0;
- defparam \PIN_HSI~input .OE_REG_MODE = 1'b0;
- defparam \PIN_HSI~input .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .OE_SYNC_MODE = 1'b0;
- defparam \PIN_HSI~input .OE_POWERUP = 1'b0;
- defparam \PIN_HSI~input .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_HSI~input .CFG_PULL_UP = 1'b0;
- defparam \PIN_HSI~input .CFG_SLR = 1'b0;
- defparam \PIN_HSI~input .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_HSI~input .CFG_PDRCTRL = 4'b0010;
- defparam \PIN_HSI~input .CFG_KEEP = 2'b00;
- defparam \PIN_HSI~input .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_HSI~input .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_HSI~input .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_HSI~input .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_HSI~input .DPCLK_DELAY = 4'b0000;
- defparam \PIN_HSI~input .OUT_DELAY = 1'b0;
- defparam \PIN_HSI~input .IN_DATA_DELAY = 3'b000;
- defparam \PIN_HSI~input .IN_REG_DELAY = 3'b000;
- alta_rio \PIN_OSC~input (
- .padio(PIN_OSC),
- .datain(gnd),
- .oe(gnd),
- .outclk(gnd),
- .outclkena(vcc),
- .inclk(gnd),
- .inclkena(vcc),
- .areset(gnd),
- .sreset(gnd),
- .combout(\PIN_OSC~input_o ),
- .regout());
- defparam \PIN_OSC~input .coord_x = 22;
- defparam \PIN_OSC~input .coord_y = 4;
- defparam \PIN_OSC~input .coord_z = 2;
- defparam \PIN_OSC~input .IN_ASYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .IN_SYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .IN_POWERUP = 1'b0;
- defparam \PIN_OSC~input .OUT_REG_MODE = 1'b0;
- defparam \PIN_OSC~input .OUT_ASYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .OUT_SYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .OUT_POWERUP = 1'b0;
- defparam \PIN_OSC~input .OE_REG_MODE = 1'b0;
- defparam \PIN_OSC~input .OE_ASYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .OE_SYNC_MODE = 1'b0;
- defparam \PIN_OSC~input .OE_POWERUP = 1'b0;
- defparam \PIN_OSC~input .CFG_TRI_INPUT = 1'b0;
- defparam \PIN_OSC~input .CFG_PULL_UP = 1'b0;
- defparam \PIN_OSC~input .CFG_SLR = 1'b0;
- defparam \PIN_OSC~input .CFG_OPEN_DRAIN = 1'b0;
- defparam \PIN_OSC~input .CFG_PDRCTRL = 4'b0010;
- defparam \PIN_OSC~input .CFG_KEEP = 2'b00;
- defparam \PIN_OSC~input .CFG_LVDS_OUT_EN = 1'b0;
- defparam \PIN_OSC~input .CFG_LVDS_SEL_CUA = 2'b00;
- defparam \PIN_OSC~input .CFG_LVDS_IREF = 10'b0110000000;
- defparam \PIN_OSC~input .CFG_LVDS_IN_EN = 1'b0;
- defparam \PIN_OSC~input .DPCLK_DELAY = 4'b0000;
- defparam \PIN_OSC~input .OUT_DELAY = 1'b0;
- defparam \PIN_OSC~input .IN_DATA_DELAY = 3'b000;
- defparam \PIN_OSC~input .IN_REG_DELAY = 3'b000;
- alta_slice PLL_ENABLE(
- .A(vcc),
- .B(vcc),
- .C(vcc),
- .D(\rv32.sys_ctrl_pllEnable ),
- .Cin(),
- .Qin(),
- .Clk(),
- .AsyncReset(),
- .SyncReset(),
- .ShiftData(),
- .SyncLoad(),
- .LutOut(\PLL_ENABLE~combout ),
- .Cout(),
- .Q());
- defparam PLL_ENABLE.coord_x = 17;
- defparam PLL_ENABLE.coord_y = 5;
- defparam PLL_ENABLE.coord_z = 4;
- defparam PLL_ENABLE.mask = 16'h00FF;
- defparam PLL_ENABLE.modeMux = 1'b0;
- defparam PLL_ENABLE.FeedbackMux = 1'b0;
- defparam PLL_ENABLE.ShiftMux = 1'b0;
- defparam PLL_ENABLE.BypassEn = 1'b0;
- defparam PLL_ENABLE.CarryEnb = 1'b1;
- alta_io_gclk \PLL_ENABLE~clkctrl (
- .inclk(\PLL_ENABLE~combout ),
- .outclk(\PLL_ENABLE~clkctrl_outclk ));
- defparam \PLL_ENABLE~clkctrl .coord_x = 22;
- defparam \PLL_ENABLE~clkctrl .coord_y = 4;
- defparam \PLL_ENABLE~clkctrl .coord_z = 4;
- alta_slice PLL_LOCK(
- .A(vcc),
- .B(vcc),
- .C(\pll_inst|auto_generated|pll_lock_sync~q ),
- .D(\auto_generated_inst.hbo_13_a07d11f4c42b3d12_bp ),
- .Cin(),
- .Qin(),
- .Clk(),
- .AsyncReset(),
- .SyncReset(),
- .ShiftData(),
- .SyncLoad(),
- .LutOut(\PLL_LOCK~combout ),
- .Cout(),
- .Q());
- defparam PLL_LOCK.coord_x = 19;
- defparam PLL_LOCK.coord_y = 5;
- defparam PLL_LOCK.coord_z = 7;
- defparam PLL_LOCK.mask = 16'hF000;
- defparam PLL_LOCK.modeMux = 1'b0;
- defparam PLL_LOCK.FeedbackMux = 1'b0;
- defparam PLL_LOCK.ShiftMux = 1'b0;
- defparam PLL_LOCK.BypassEn = 1'b0;
- defparam PLL_LOCK.CarryEnb = 1'b1;
- alta_asyncctrl asyncreset_ctrl_X47_Y1_N0(
- .Din(\PLL_ENABLE~clkctrl_outclk ),
- .Dout(\PLL_ENABLE~clkctrl_outclk__AsyncReset_X47_Y1_SIG ));
- defparam asyncreset_ctrl_X47_Y1_N0.coord_x = 19;
- defparam asyncreset_ctrl_X47_Y1_N0.coord_y = 5;
- defparam asyncreset_ctrl_X47_Y1_N0.coord_z = 0;
- defparam asyncreset_ctrl_X47_Y1_N0.AsyncCtrlMux = 2'b10;
- alta_clkenctrl clken_ctrl_X47_Y1_N0(
- .ClkIn(\auto_generated_inst.hbo_13_a07d11f4c42b3d12_bp ),
- .ClkEn(),
- .ClkOut(\auto_generated_inst.hbo_13_a07d11f4c42b3d12_bp_X47_Y1_SIG_VCC ));
- defparam clken_ctrl_X47_Y1_N0.coord_x = 19;
- defparam clken_ctrl_X47_Y1_N0.coord_y = 5;
- defparam clken_ctrl_X47_Y1_N0.coord_z = 0;
- defparam clken_ctrl_X47_Y1_N0.ClkMux = 2'b10;
- defparam clken_ctrl_X47_Y1_N0.ClkEnMux = 2'b01;
- alta_io_gclk \gclksw_inst|gclk_switch (
- .inclk(\gclksw_inst|gclk_switch__alta_gclksw__clkout ),
- .outclk(\auto_generated_inst.hbo_22_f9ff3d300b43c0f2_bp ));
- defparam \gclksw_inst|gclk_switch .coord_x = 22;
- defparam \gclksw_inst|gclk_switch .coord_y = 4;
- defparam \gclksw_inst|gclk_switch .coord_z = 5;
- alta_gclksw \gclksw_inst|gclk_switch__alta_gclksw (
- .resetn(\rv32.resetn_out ),
- .clkin0(\PIN_HSI~input_o ),
- .clkin1(\PIN_HSE~input_o ),
- .clkin2(\pll_inst|auto_generated|pll1_CLK_bus [0]),
- .clkin3(vcc),
- .select({\rv32.sys_ctrl_clkSource[1] , \rv32.sys_ctrl_clkSource[0] }),
- .clkout(\gclksw_inst|gclk_switch__alta_gclksw__clkout ));
- defparam \gclksw_inst|gclk_switch__alta_gclksw .coord_x = 22;
- defparam \gclksw_inst|gclk_switch__alta_gclksw .coord_y = 4;
- defparam \gclksw_inst|gclk_switch__alta_gclksw .coord_z = 0;
- alta_pllve \pll_inst|auto_generated|pll1 (
- .clkin(\PIN_HSE~input_o ),
- .clkfb(\pll_inst|auto_generated|pll1~FBOUT ),
- .pfden(vcc),
- .resetn(!\PLL_ENABLE~combout ),
- .phasecounterselect({gnd, gnd, gnd}),
- .phaseupdown(gnd),
- .phasestep(gnd),
- .scanclk(gnd),
- .scanclkena(vcc),
- .scandata(gnd),
- .configupdate(gnd),
- .scandataout(),
- .scandone(),
- .phasedone(),
- .clkout0(\pll_inst|auto_generated|pll1_CLK_bus [0]),
- .clkout1(\pll_inst|auto_generated|pll1_CLK_bus [1]),
- .clkout2(\pll_inst|auto_generated|pll1_CLK_bus [2]),
- .clkout3(\pll_inst|auto_generated|pll1_CLK_bus [3]),
- .clkout4(\pll_inst|auto_generated|pll1_CLK_bus [4]),
- .clkfbout(\pll_inst|auto_generated|pll1~FBOUT ),
- .lock(\auto_generated_inst.hbo_13_a07d11f4c42b3d12_bp ));
- defparam \pll_inst|auto_generated|pll1 .coord_x = 22;
- defparam \pll_inst|auto_generated|pll1 .coord_y = 5;
- defparam \pll_inst|auto_generated|pll1 .coord_z = 0;
- defparam \pll_inst|auto_generated|pll1 .CLKIN_HIGH = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKIN_LOW = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKIN_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKIN_BYPASS = 1'b1;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_HIGH = 8'b00011101;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_LOW = 8'b00011101;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKDIV0_EN = 1'b1;
- defparam \pll_inst|auto_generated|pll1 .CLKDIV1_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKDIV2_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKDIV3_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKDIV4_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_HIGH = 8'b00000001;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_LOW = 8'b00000001;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_HIGH = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_LOW = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_HIGH = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_LOW = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_HIGH = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_LOW = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_HIGH = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_LOW = 8'b11111111;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_TRIM = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_BYPASS = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT0_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_DEL = 8'b00000000;
- defparam \pll_inst|auto_generated|pll1 .CLKFB_PHASE = 3'b000;
- defparam \pll_inst|auto_generated|pll1 .FEEDBACK_MODE = 3'b100;
- defparam \pll_inst|auto_generated|pll1 .FBDELAY_VAL = 3'b100;
- defparam \pll_inst|auto_generated|pll1 .PLLOUTP_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .PLLOUTN_EN = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT1_CASCADE = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT2_CASCADE = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT3_CASCADE = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .CLKOUT4_CASCADE = 1'b0;
- defparam \pll_inst|auto_generated|pll1 .VCO_POST_DIV = 1'b1;
- defparam \pll_inst|auto_generated|pll1 .REG_CTRL = 2'b00;
- defparam \pll_inst|auto_generated|pll1 .CP = 3'b100;
- defparam \pll_inst|auto_generated|pll1 .RREF = 2'b01;
- defparam \pll_inst|auto_generated|pll1 .RVI = 2'b01;
- defparam \pll_inst|auto_generated|pll1 .IVCO = 3'b010;
- defparam \pll_inst|auto_generated|pll1 .PLL_EN_FLAG = 1'b1;
- alta_slice \pll_inst|auto_generated|pll_lock_sync (
- .A(vcc),
- .B(vcc),
- .C(vcc),
- .D(vcc),
- .Cin(),
- .Qin(\pll_inst|auto_generated|pll_lock_sync~q ),
- .Clk(\auto_generated_inst.hbo_13_a07d11f4c42b3d12_bp_X47_Y1_SIG_VCC ),
- .AsyncReset(\PLL_ENABLE~clkctrl_outclk__AsyncReset_X47_Y1_SIG ),
- .SyncReset(),
- .ShiftData(),
- .SyncLoad(),
- .LutOut(\pll_inst|auto_generated|pll_lock_sync~feeder_combout ),
- .Cout(),
- .Q(\pll_inst|auto_generated|pll_lock_sync~q ));
- defparam \pll_inst|auto_generated|pll_lock_sync .coord_x = 19;
- defparam \pll_inst|auto_generated|pll_lock_sync .coord_y = 5;
- defparam \pll_inst|auto_generated|pll_lock_sync .coord_z = 6;
- defparam \pll_inst|auto_generated|pll_lock_sync .mask = 16'hFFFF;
- defparam \pll_inst|auto_generated|pll_lock_sync .modeMux = 1'b0;
- defparam \pll_inst|auto_generated|pll_lock_sync .FeedbackMux = 1'b0;
- defparam \pll_inst|auto_generated|pll_lock_sync .ShiftMux = 1'b0;
- defparam \pll_inst|auto_generated|pll_lock_sync .BypassEn = 1'b0;
- defparam \pll_inst|auto_generated|pll_lock_sync .CarryEnb = 1'b1;
- alta_rv32 rv32(
- .sys_clk(\gclksw_inst|gclk_switch__alta_gclksw__clkout ),
- .mem_ahb_hready(\rv32.mem_ahb_hready ),
- .mem_ahb_hreadyout(vcc),
- .mem_ahb_htrans({\rv32.mem_ahb_htrans[1] , \rv32.mem_ahb_htrans[0] }),
- .mem_ahb_hsize({\rv32.mem_ahb_hsize[2] , \rv32.mem_ahb_hsize[1] , \rv32.mem_ahb_hsize[0] }),
- .mem_ahb_hburst({\rv32.mem_ahb_hburst[2] , \rv32.mem_ahb_hburst[1] , \rv32.mem_ahb_hburst[0] }),
- .mem_ahb_hwrite(\rv32.mem_ahb_hwrite ),
- .mem_ahb_haddr({\rv32.mem_ahb_haddr[31] , \rv32.mem_ahb_haddr[30] , \rv32.mem_ahb_haddr[29] , \rv32.mem_ahb_haddr[28] , \rv32.mem_ahb_haddr[27] , \rv32.mem_ahb_haddr[26] , \rv32.mem_ahb_haddr[25] , \rv32.mem_ahb_haddr[24] , \rv32.mem_ahb_haddr[23] , \rv32.mem_ahb_haddr[22] , \rv32.mem_ahb_haddr[21] , \rv32.mem_ahb_haddr[20] , \rv32.mem_ahb_haddr[19] , \rv32.mem_ahb_haddr[18] , \rv32.mem_ahb_haddr[17] , \rv32.mem_ahb_haddr[16] , \rv32.mem_ahb_haddr[15] , \rv32.mem_ahb_haddr[14] , \rv32.mem_ahb_haddr[13] , \rv32.mem_ahb_haddr[12] , \rv32.mem_ahb_haddr[11] , \rv32.mem_ahb_haddr[10] , \rv32.mem_ahb_haddr[9] , \rv32.mem_ahb_haddr[8] , \rv32.mem_ahb_haddr[7] , \rv32.mem_ahb_haddr[6] , \rv32.mem_ahb_haddr[5] , \rv32.mem_ahb_haddr[4] , \rv32.mem_ahb_haddr[3] , \rv32.mem_ahb_haddr[2] , \rv32.mem_ahb_haddr[1] , \rv32.mem_ahb_haddr[0] }),
- .mem_ahb_hwdata({\rv32.mem_ahb_hwdata[31] , \rv32.mem_ahb_hwdata[30] , \rv32.mem_ahb_hwdata[29] , \rv32.mem_ahb_hwdata[28] , \rv32.mem_ahb_hwdata[27] , \rv32.mem_ahb_hwdata[26] , \rv32.mem_ahb_hwdata[25] , \rv32.mem_ahb_hwdata[24] , \rv32.mem_ahb_hwdata[23] , \rv32.mem_ahb_hwdata[22] , \rv32.mem_ahb_hwdata[21] , \rv32.mem_ahb_hwdata[20] , \rv32.mem_ahb_hwdata[19] , \rv32.mem_ahb_hwdata[18] , \rv32.mem_ahb_hwdata[17] , \rv32.mem_ahb_hwdata[16] , \rv32.mem_ahb_hwdata[15] , \rv32.mem_ahb_hwdata[14] , \rv32.mem_ahb_hwdata[13] , \rv32.mem_ahb_hwdata[12] , \rv32.mem_ahb_hwdata[11] , \rv32.mem_ahb_hwdata[10] , \rv32.mem_ahb_hwdata[9] , \rv32.mem_ahb_hwdata[8] , \rv32.mem_ahb_hwdata[7] , \rv32.mem_ahb_hwdata[6] , \rv32.mem_ahb_hwdata[5] , \rv32.mem_ahb_hwdata[4] , \rv32.mem_ahb_hwdata[3] , \rv32.mem_ahb_hwdata[2] , \rv32.mem_ahb_hwdata[1] , \rv32.mem_ahb_hwdata[0] }),
- .mem_ahb_hresp(gnd),
- .mem_ahb_hrdata({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .slave_ahb_hsel(gnd),
- .slave_ahb_hready(vcc),
- .slave_ahb_hreadyout(\rv32.slave_ahb_hreadyout ),
- .slave_ahb_htrans({gnd, gnd}),
- .slave_ahb_hsize({gnd, gnd, gnd}),
- .slave_ahb_hburst({gnd, gnd, gnd}),
- .slave_ahb_hwrite(gnd),
- .slave_ahb_haddr({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .slave_ahb_hwdata({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .slave_ahb_hresp(\rv32.slave_ahb_hresp ),
- .slave_ahb_hrdata({\rv32.slave_ahb_hrdata[31] , \rv32.slave_ahb_hrdata[30] , \rv32.slave_ahb_hrdata[29] , \rv32.slave_ahb_hrdata[28] , \rv32.slave_ahb_hrdata[27] , \rv32.slave_ahb_hrdata[26] , \rv32.slave_ahb_hrdata[25] , \rv32.slave_ahb_hrdata[24] , \rv32.slave_ahb_hrdata[23] , \rv32.slave_ahb_hrdata[22] , \rv32.slave_ahb_hrdata[21] , \rv32.slave_ahb_hrdata[20] , \rv32.slave_ahb_hrdata[19] , \rv32.slave_ahb_hrdata[18] , \rv32.slave_ahb_hrdata[17] , \rv32.slave_ahb_hrdata[16] , \rv32.slave_ahb_hrdata[15] , \rv32.slave_ahb_hrdata[14] , \rv32.slave_ahb_hrdata[13] , \rv32.slave_ahb_hrdata[12] , \rv32.slave_ahb_hrdata[11] , \rv32.slave_ahb_hrdata[10] , \rv32.slave_ahb_hrdata[9] , \rv32.slave_ahb_hrdata[8] , \rv32.slave_ahb_hrdata[7] , \rv32.slave_ahb_hrdata[6] , \rv32.slave_ahb_hrdata[5] , \rv32.slave_ahb_hrdata[4] , \rv32.slave_ahb_hrdata[3] , \rv32.slave_ahb_hrdata[2] , \rv32.slave_ahb_hrdata[1] , \rv32.slave_ahb_hrdata[0] }),
- .gpio0_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio0_io_out_data({\rv32.gpio0_io_out_data[7] , \rv32.gpio0_io_out_data[6] , \rv32.gpio0_io_out_data[5] , \rv32.gpio0_io_out_data[4] , \rv32.gpio0_io_out_data[3] , \rv32.gpio0_io_out_data[2] , \rv32.gpio0_io_out_data[1] , \rv32.gpio0_io_out_data[0] }),
- .gpio0_io_out_en({\rv32.gpio0_io_out_en[7] , \rv32.gpio0_io_out_en[6] , \rv32.gpio0_io_out_en[5] , \rv32.gpio0_io_out_en[4] , \rv32.gpio0_io_out_en[3] , \rv32.gpio0_io_out_en[2] , \rv32.gpio0_io_out_en[1] , \rv32.gpio0_io_out_en[0] }),
- .gpio1_io_in({gnd, \PIN_88~input_o , \PIN_91~input_o , \PIN_92~input_o , \PIN_1~input_o , gnd, \PIN_3~input_o , \PIN_2~input_o }),
- .gpio1_io_out_data({\rv32.gpio1_io_out_data[7] , \rv32.gpio1_io_out_data[6] , \rv32.gpio1_io_out_data[5] , \rv32.gpio1_io_out_data[4] , \rv32.gpio1_io_out_data[3] , \rv32.gpio1_io_out_data[2] , \rv32.gpio1_io_out_data[1] , \rv32.gpio1_io_out_data[0] }),
- .gpio1_io_out_en({\rv32.gpio1_io_out_en[7] , \rv32.gpio1_io_out_en[6] , \rv32.gpio1_io_out_en[5] , \rv32.gpio1_io_out_en[4] , \rv32.gpio1_io_out_en[3] , \rv32.gpio1_io_out_en[2] , \rv32.gpio1_io_out_en[1] , \rv32.gpio1_io_out_en[0] }),
- .sys_ctrl_clkSource({\rv32.sys_ctrl_clkSource[1] , \rv32.sys_ctrl_clkSource[0] }),
- .sys_ctrl_hseEnable(\rv32.sys_ctrl_hseEnable ),
- .sys_ctrl_hseBypass(\rv32.sys_ctrl_hseBypass ),
- .sys_ctrl_pllEnable(\rv32.sys_ctrl_pllEnable ),
- .sys_ctrl_pllReady(\auto_generated_inst.hbo_13_a07d11f4c42b3d12_bp ),
- .sys_ctrl_sleep(\rv32.sys_ctrl_sleep ),
- .sys_ctrl_stop(\rv32.sys_ctrl_stop ),
- .sys_ctrl_standby(\rv32.sys_ctrl_standby ),
- .gpio2_io_in({gnd, gnd, gnd, gnd, gnd, \PIN_96~input_o , \PIN_95~input_o , \PIN_97~input_o }),
- .gpio2_io_out_data({\rv32.gpio2_io_out_data[7] , \rv32.gpio2_io_out_data[6] , \rv32.gpio2_io_out_data[5] , \rv32.gpio2_io_out_data[4] , \rv32.gpio2_io_out_data[3] , \rv32.gpio2_io_out_data[2] , \rv32.gpio2_io_out_data[1] , \rv32.gpio2_io_out_data[0] }),
- .gpio2_io_out_en({\rv32.gpio2_io_out_en[7] , \rv32.gpio2_io_out_en[6] , \rv32.gpio2_io_out_en[5] , \rv32.gpio2_io_out_en[4] , \rv32.gpio2_io_out_en[3] , \rv32.gpio2_io_out_en[2] , \rv32.gpio2_io_out_en[1] , \rv32.gpio2_io_out_en[0] }),
- .gpio3_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio3_io_out_data({\rv32.gpio3_io_out_data[7] , \rv32.gpio3_io_out_data[6] , \rv32.gpio3_io_out_data[5] , \rv32.gpio3_io_out_data[4] , \rv32.gpio3_io_out_data[3] , \rv32.gpio3_io_out_data[2] , \rv32.gpio3_io_out_data[1] , \rv32.gpio3_io_out_data[0] }),
- .gpio3_io_out_en({\rv32.gpio3_io_out_en[7] , \rv32.gpio3_io_out_en[6] , \rv32.gpio3_io_out_en[5] , \rv32.gpio3_io_out_en[4] , \rv32.gpio3_io_out_en[3] , \rv32.gpio3_io_out_en[2] , \rv32.gpio3_io_out_en[1] , \rv32.gpio3_io_out_en[0] }),
- .gpio4_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio4_io_out_data({\rv32.gpio4_io_out_data[7] , \rv32.gpio4_io_out_data[6] , \rv32.gpio4_io_out_data[5] , \rv32.gpio4_io_out_data[4] , \rv32.gpio4_io_out_data[3] , \rv32.gpio4_io_out_data[2] , \rv32.gpio4_io_out_data[1] , \rv32.gpio4_io_out_data[0] }),
- .gpio4_io_out_en({\rv32.gpio4_io_out_en[7] , \rv32.gpio4_io_out_en[6] , \rv32.gpio4_io_out_en[5] , \rv32.gpio4_io_out_en[4] , \rv32.gpio4_io_out_en[3] , \rv32.gpio4_io_out_en[2] , \rv32.gpio4_io_out_en[1] , \rv32.gpio4_io_out_en[0] }),
- .gpio5_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio5_io_out_data({\rv32.gpio5_io_out_data[7] , \rv32.gpio5_io_out_data[6] , \rv32.gpio5_io_out_data[5] , \rv32.gpio5_io_out_data[4] , \rv32.gpio5_io_out_data[3] , \rv32.gpio5_io_out_data[2] , \rv32.gpio5_io_out_data[1] , \rv32.gpio5_io_out_data[0] }),
- .gpio5_io_out_en({\rv32.gpio5_io_out_en[7] , \rv32.gpio5_io_out_en[6] , \rv32.gpio5_io_out_en[5] , \rv32.gpio5_io_out_en[4] , \rv32.gpio5_io_out_en[3] , \rv32.gpio5_io_out_en[2] , \rv32.gpio5_io_out_en[1] , \rv32.gpio5_io_out_en[0] }),
- .gpio6_io_in({gnd, gnd, gnd, gnd, gnd, gnd, \PIN_69~input_o , gnd}),
- .gpio6_io_out_data({\rv32.gpio6_io_out_data[7] , \rv32.gpio6_io_out_data[6] , \rv32.gpio6_io_out_data[5] , \rv32.gpio6_io_out_data[4] , \rv32.gpio6_io_out_data[3] , \rv32.gpio6_io_out_data[2] , \rv32.gpio6_io_out_data[1] , \rv32.gpio6_io_out_data[0] }),
- .gpio6_io_out_en({\rv32.gpio6_io_out_en[7] , \rv32.gpio6_io_out_en[6] , \rv32.gpio6_io_out_en[5] , \rv32.gpio6_io_out_en[4] , \rv32.gpio6_io_out_en[3] , \rv32.gpio6_io_out_en[2] , \rv32.gpio6_io_out_en[1] , \rv32.gpio6_io_out_en[0] }),
- .gpio7_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio7_io_out_data({\rv32.gpio7_io_out_data[7] , \rv32.gpio7_io_out_data[6] , \rv32.gpio7_io_out_data[5] , \rv32.gpio7_io_out_data[4] , \rv32.gpio7_io_out_data[3] , \rv32.gpio7_io_out_data[2] , \rv32.gpio7_io_out_data[1] , \rv32.gpio7_io_out_data[0] }),
- .gpio7_io_out_en({\rv32.gpio7_io_out_en[7] , \rv32.gpio7_io_out_en[6] , \rv32.gpio7_io_out_en[5] , \rv32.gpio7_io_out_en[4] , \rv32.gpio7_io_out_en[3] , \rv32.gpio7_io_out_en[2] , \rv32.gpio7_io_out_en[1] , \rv32.gpio7_io_out_en[0] }),
- .gpio8_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio8_io_out_data({\rv32.gpio8_io_out_data[7] , \rv32.gpio8_io_out_data[6] , \rv32.gpio8_io_out_data[5] , \rv32.gpio8_io_out_data[4] , \rv32.gpio8_io_out_data[3] , \rv32.gpio8_io_out_data[2] , \rv32.gpio8_io_out_data[1] , \rv32.gpio8_io_out_data[0] }),
- .gpio8_io_out_en({\rv32.gpio8_io_out_en[7] , \rv32.gpio8_io_out_en[6] , \rv32.gpio8_io_out_en[5] , \rv32.gpio8_io_out_en[4] , \rv32.gpio8_io_out_en[3] , \rv32.gpio8_io_out_en[2] , \rv32.gpio8_io_out_en[1] , \rv32.gpio8_io_out_en[0] }),
- .gpio9_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .gpio9_io_out_data({\rv32.gpio9_io_out_data[7] , \rv32.gpio9_io_out_data[6] , \rv32.gpio9_io_out_data[5] , \rv32.gpio9_io_out_data[4] , \rv32.gpio9_io_out_data[3] , \rv32.gpio9_io_out_data[2] , \rv32.gpio9_io_out_data[1] , \rv32.gpio9_io_out_data[0] }),
- .gpio9_io_out_en({\rv32.gpio9_io_out_en[7] , \rv32.gpio9_io_out_en[6] , \rv32.gpio9_io_out_en[5] , \rv32.gpio9_io_out_en[4] , \rv32.gpio9_io_out_en[3] , \rv32.gpio9_io_out_en[2] , \rv32.gpio9_io_out_en[1] , \rv32.gpio9_io_out_en[0] }),
- .ext_resetn(vcc),
- .resetn_out(\rv32.resetn_out ),
- .dmactive(\rv32.dmactive ),
- .swj_JTAGNSW(\rv32.swj_JTAGNSW ),
- .swj_JTAGSTATE({\rv32.swj_JTAGSTATE[3] , \rv32.swj_JTAGSTATE[2] , \rv32.swj_JTAGSTATE[1] , \rv32.swj_JTAGSTATE[0] }),
- .swj_JTAGIR({\rv32.swj_JTAGIR[3] , \rv32.swj_JTAGIR[2] , \rv32.swj_JTAGIR[1] , \rv32.swj_JTAGIR[0] }),
- .ext_int({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}),
- .ext_dma_DMACBREQ({gnd, gnd, gnd, gnd}),
- .ext_dma_DMACLBREQ({gnd, gnd, gnd, gnd}),
- .ext_dma_DMACSREQ({gnd, gnd, gnd, gnd}),
- .ext_dma_DMACLSREQ({gnd, gnd, gnd, gnd}),
- .ext_dma_DMACCLR({\rv32.ext_dma_DMACCLR[3] , \rv32.ext_dma_DMACCLR[2] , \rv32.ext_dma_DMACCLR[1] , \rv32.ext_dma_DMACCLR[0] }),
- .ext_dma_DMACTC({\rv32.ext_dma_DMACTC[3] , \rv32.ext_dma_DMACTC[2] , \rv32.ext_dma_DMACTC[1] , \rv32.ext_dma_DMACTC[0] }),
- .local_int({gnd, gnd, gnd, gnd}),
- .test_mode({gnd, gnd}),
- .usb0_xcvr_clk(gnd),
- .usb0_id(vcc));
- defparam rv32.coord_x = 0;
- defparam rv32.coord_y = 5;
- defparam rv32.coord_z = 0;
- endmodule
|