af_run.tcl 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. set ALTA_SUPRA true
  2. set sh_continue_on_error false
  3. set sh_echo_on_source true
  4. set sh_quiet_on_source true
  5. set cc_critical_as_fatal true
  6. set rt_incremental_route true
  7. set ta_report_auto 1
  8. set ta_report_auto_constraints $ta_report_auto
  9. if { ! [info exists RESULT_DIR] } {
  10. set RESULT_DIR "."
  11. } elseif { ! [info exists alta_work] } {
  12. set alta_work [file join ${RESULT_DIR} alta_db]
  13. }
  14. if { ! [info exists DEVICE] } {
  15. set DEVICE "AGRV2KL100"
  16. }
  17. if { [info exists DESIGN] && ! [info exists TOP_MODULE] } {
  18. set TOP_MODULE "$DESIGN"
  19. }
  20. if { ! [info exists DESIGN] } {
  21. set DESIGN "boot"
  22. }
  23. if { ! [info exists TOP_MODULE] } {
  24. set TOP_MODULE "top"
  25. }
  26. if { ! [info exists IP_FILES] } {
  27. set IP_FILES {}
  28. }
  29. if { ! [info exists VE_FILE] } {
  30. set VE_FILE ""
  31. }
  32. if { ! [info exists TIMING_DERATE] } {
  33. set TIMING_DERATE {1.000000 1.000000}
  34. }
  35. if { [info exists NO_ROUTE] && $NO_ROUTE } {
  36. set no_route "-no_route"
  37. } else {
  38. set no_route ""
  39. }
  40. if { ! [info exists RETRY] } { set RETRY 0 }
  41. if { ! [info exists SEED ] } { set SEED 666 }
  42. set seed_rand ""
  43. if { $SEED == 0 } { set seed_rand "-seed_rand" }
  44. if { [info exists QUARTUS_SDC] } {
  45. set sdc_remove_quartus_column_name $QUARTUS_SDC
  46. }
  47. if { ! [info exists ORG_PLACE] } { set ORG_PLACE false }
  48. if { ! [info exists MODE] } { set MODE "QUARTUS" }
  49. if { ! [info exists FLOW] } { set FLOW "ALL" }
  50. if { $FLOW == "PROBE" } {
  51. if { ! [info exists PROBE_FORCE] } { set PROBE_FORCE false }
  52. if { ! [info exists PREFIX] } { set PREFIX "probe_" }
  53. }
  54. if { ! [info exists PREFIX] } {
  55. set RESULT $DESIGN
  56. } else {
  57. set RESULT $PREFIX$DESIGN
  58. }
  59. if { $FLOW == "GEN" || $FLOW == "PACK" || $FLOW == "LOAD" } { set no_route "-no_route" }
  60. set RUN "run"
  61. if { $FLOW == "CHECK" } {
  62. set RUN "check"
  63. } elseif { $FLOW == "PROBE" } {
  64. set RUN "probe"
  65. } elseif { $FLOW == "GEN" } {
  66. set RUN "gen"
  67. }
  68. if { ! [info exists alta_logs] } {
  69. set alta_logs [file join ${RESULT_DIR} alta_logs]
  70. }
  71. file mkdir $alta_logs
  72. alta::begin_log_cmd [file join $alta_logs ${RUN}.log] [file join $alta_logs ${RUN}.err]
  73. alta::tcl_whisper "Cmd : [alta::prog_path] [alta::prog_version]([alta::prog_subversion])\n"
  74. alta::tcl_whisper "Args : [string map {\{ \" \} \"} $tcl_cmd_args]\n"
  75. set_seed_rand $SEED
  76. set ar_timing_derate ${TIMING_DERATE}
  77. date_time
  78. if { [file exists [file join . ${DESIGN}.pre.asf]] } {
  79. alta::tcl_highlight "Using pre-ASF file ${DESIGN}.pre.asf.\n"
  80. source [file join . ${DESIGN}.pre.asf]
  81. }
  82. set LOAD_DB false
  83. set LOAD_PLACE false
  84. set LOAD_ROUTE false
  85. if { $FLOW == "LOAD" || $FLOW == "CHECK" || $FLOW == "PROBE" } {
  86. set LOAD_DB true
  87. set LOAD_PLACE true
  88. set LOAD_ROUTE true
  89. } elseif { $FLOW == "R" || $FLOW == "ROUTE" } {
  90. set LOAD_DB true
  91. set LOAD_PLACE true
  92. }
  93. set ORIGINAL_QSF "./boot.qsf"
  94. set ORIGINAL_PIN ""
  95. #################################################################################
  96. while (1) {
  97. if { [info exists CORNER] } { set_mode -corner $CORNER; }
  98. eval "load_architect ${no_route} -type ${DEVICE} 1 1 1000 1000"
  99. foreach ip_file $IP_FILES { read_ip $ip_file; }
  100. if { $FLOW == "GEN" } {
  101. if { ! [info exists CONFIG_BITS] } {
  102. set CONFIG_BITS [file join ${RESULT_DIR} ${DESIGN}.bin]
  103. }
  104. if { [llength $CONFIG_BITS] > 1 } {
  105. if { ! [info exists BOOT_BINARY] } {
  106. set BOOT_BINARY [file join ${RESULT_DIR} ${DESIGN}_boot.bin]
  107. }
  108. if { ! [info exists CONFIG_ADDRESSES] } {
  109. set CONFIG_ADDRESSES ""
  110. }
  111. generate_binary -master $BOOT_BINARY -inputs $CONFIG_BITS -address $CONFIG_ADDRESSES
  112. } else {
  113. set CONFIG_ROOT [file rootname [lindex $CONFIG_BITS 0]]
  114. set SLAVE_RBF "${CONFIG_ROOT}_slave.rbf"
  115. set MASTER_BINARY "${CONFIG_ROOT}_master.bin"
  116. if { [file exists [lindex $CONFIG_BITS 0]] } {
  117. generate_binary -slave $SLAVE_RBF -inputs [lindex $CONFIG_BITS 0] -reverse
  118. generate_binary -master $MASTER_BINARY -inputs [lindex $CONFIG_BITS 0]
  119. }
  120. if { ! [info exists BOOT_BINARY] } {
  121. set BOOT_BINARY $MASTER_BINARY
  122. }
  123. }
  124. set PRG_FILE [file rootname $BOOT_BINARY].prg
  125. set AS_FILE [file rootname $BOOT_BINARY]_as.prg
  126. generate_programming_file $BOOT_BINARY -erase $ERASE \
  127. -program $PROGRAM -verify $VERIFY -offset $OFFSET \
  128. -prg $PRG_FILE -as $AS_FILE
  129. break
  130. }
  131. if { $LOAD_DB } {
  132. load_db -top ${TOP_MODULE}
  133. set sdc [file join . ${DESIGN}.adc]
  134. if { ! [file exists $sdc] } { set sdc [file join . ${DESIGN}.sdc]; }
  135. if { [file exists $sdc] } { read_sdc $sdc; }
  136. } elseif { $MODE == "QUARTUS" } {
  137. set verilog ${DESIGN}.vo
  138. set is_migrated false
  139. if { ! [file exists $verilog] } {
  140. set verilog [file join . simulation modelsim ${DESIGN}.vo]
  141. set is_migrated true
  142. }
  143. if { ! [file exists $verilog] } {
  144. error "Can not find design verilog file $verilog"
  145. }
  146. alta::tcl_highlight "Using design verilog file $verilog.\n"
  147. set ret [read_design -top ${TOP_MODULE} -ve $VE_FILE -qsf $ORIGINAL_QSF $verilog -hierachy 1]
  148. if { !$ret } { exit -1; }
  149. set sdc [file join . ${DESIGN}.adc]
  150. if { ! [file exists $sdc] } { set sdc [file join . ${DESIGN}.sdc]; }
  151. if { ! [file exists $sdc] } {
  152. alta::tcl_warn "Can not find design SDC file $sdc"
  153. } else {
  154. alta::tcl_highlight "Using design SDC file $sdc.\n"
  155. read_sdc $sdc
  156. }
  157. } elseif { $MODE == "SYNPLICITY" || $MODE == "NATIVE" } {
  158. set db_gclk_assignment_level 2
  159. set verilog ${DESIGN}.vqm
  160. set is_migrated false
  161. if { ! [file exists $verilog] } {
  162. error "Can not find design verilog file $verilog"
  163. }
  164. set sdc [file join . ${DESIGN}.adc]
  165. if { ! [file exists $sdc] } { set sdc [file join . ${DESIGN}.sdc]; }
  166. alta::tcl_highlight "Using design verilog file $verilog.\n"
  167. if { ! [file exists $sdc] } {
  168. alta::tcl_warn "Can not find design SDC file $sdc"
  169. set ret [read_design_and_pack -sdc $sdc -top ${TOP_MODULE} $verilog]
  170. } else {
  171. alta::tcl_highlight "Using design SDC file $sdc.\n"
  172. set ret [read_design_and_pack -top ${TOP_MODULE} $verilog]
  173. }
  174. if { !$ret } { exit -1; }
  175. } else {
  176. error "Unsupported mode $MODE"
  177. }
  178. if { $FLOW == "PACK" } { break }
  179. if { [info exists FITTING] } {
  180. if { $FITTING == "Auto" } { set FITTING auto; }
  181. set_mode -fitting $FITTING
  182. }
  183. if { [info exists FITTER] } {
  184. if { $FITTER == "Auto" } {
  185. if { $MODE == "QUARTUS" } { set FITTER hybrid; } else { set FITTER full; }
  186. }
  187. if { $MODE == "SYNPLICITY" || $MODE == "NATIVE" } { set FITTER full; }
  188. set_mode -fitter $FITTER
  189. }
  190. if { [info exists EFFORT] } { set_mode -effort $EFFORT; }
  191. if { [info exists SKEW ] } { set_mode -skew $SKEW ; }
  192. if { [info exists SKOPE ] } { set_mode -skope $SKOPE ; }
  193. if { [info exists HOLDX ] } { set_mode -holdx $HOLDX; }
  194. if { [info exists TUNING] } { set_mode -tuning $TUNING; }
  195. if { [info exists TARGET] } { set_mode -target $TARGET; }
  196. if { [info exists PRESET] } { set_mode -preset $PRESET; }
  197. if { [info exists ADJUST] } { set pl_criticality_wadjust $ADJUST; }
  198. set alta_aqf [file join $::alta_work alta.aqf]
  199. if { $LOAD_DB } {
  200. # Empty
  201. } elseif { true } {
  202. if { $ORIGINAL_PIN != "" } {
  203. if { [file exists $VE_FILE] } {
  204. set ORIGINAL_PIN ""
  205. } elseif { $ORIGINAL_PIN == "-" } {
  206. set ORIGINAL_PIN ""
  207. } elseif { ! [file exists $ORIGINAL_PIN] } {
  208. if { $is_migrated } {
  209. error "Can not find design PIN file $ORIGINAL_PIN, please compile design first"
  210. }
  211. set ORIGINAL_PIN ""
  212. }
  213. }
  214. if { $ORIGINAL_QSF != "" } {
  215. if { $ORIGINAL_QSF == "-" } {
  216. set ORIGINAL_QSF ""
  217. } elseif { ! [file exists $ORIGINAL_QSF] } {
  218. if { $is_migrated } {
  219. error "Can not find design exported QSF file $ORIGINAL_QSF, please export assigments first"
  220. }
  221. }
  222. }
  223. alta::convert_quartus_settings_cmd $ORIGINAL_QSF $ORIGINAL_PIN $alta_aqf
  224. }
  225. if { [file exists "$alta_aqf"] } {
  226. alta::tcl_highlight "Using AQF file $alta_aqf.\n"
  227. source "$alta_aqf"
  228. }
  229. if { [file exists [file join . ${DESIGN}.asf]] } {
  230. alta::tcl_highlight "Using ASF file ${DESIGN}.asf.\n"
  231. source [file join . ${DESIGN}.asf]
  232. }
  233. if { $FLOW == "PROBE" } {
  234. set ret [place_pseudo -user_io -place_io -place_pll -place_gclk]
  235. if { !$ret } { exit -1 }
  236. set force ""
  237. if { [info exists PROBE_FORCE] && $PROBE_FORCE } { set force "-force" }
  238. eval "probe_design -froms {${PROBE_FROMS}} -tos {${PROBE_TOS}} ${force}"
  239. } elseif { $FLOW == "CHECK" } {
  240. set ret [place_pseudo -user_io -place_io -place_pll -place_gclk]
  241. if { !$ret } { exit -1 }
  242. if { [file exists [file join . ${DESIGN}.chk]] } {
  243. alta::tcl_highlight "Using CHK file ${DESIGN}.chk.\n"
  244. source [file join . ${DESIGN}.chk]
  245. place_design -dry
  246. check_design -rule led_guide
  247. } else {
  248. error "Can not find design CHECK file ${DESIGN}.chk"
  249. }
  250. } else {
  251. set ret [place_pseudo -user_io -place_io -place_pll -place_gclk -warn_io]
  252. if { !$ret } { exit -1 }
  253. set org_place ""
  254. set load_place ""
  255. set load_route ""
  256. set quiet ""
  257. if { $ORG_PLACE } { set org_place "-org_place" ; }
  258. if { $LOAD_PLACE } { set load_place "-load_place"; }
  259. if { $LOAD_ROUTE } { set load_route "-load_route"; }
  260. eval "place_and_route_design $org_place $load_place $load_route \
  261. -retry $RETRY $seed_rand $quiet"
  262. }
  263. date_time
  264. if { $FLOW != "CHECK" } {
  265. if { $FLOW != "PROBE" } {
  266. report_timing -verbose 2 -setup -file $::alta_work/setup.rpt.gz
  267. report_timing -verbose 1 -setup -file $::alta_work/setup_summary.rpt
  268. report_timing -verbose 2 -hold -file $::alta_work/hold.rpt.gz
  269. report_timing -verbose 1 -hold -file $::alta_work/hold_summary.rpt
  270. set ta_report_auto_constraints 0
  271. report_timing -fmax -file $::alta_work/fmax.rpt
  272. report_timing -xfer -file $::alta_work/xfer.rpt
  273. set ta_report_auto_constraints $ta_report_auto
  274. set ta_dump_uncovered 1
  275. report_timing -verbose 1 -coverage >! $::alta_work/coverage.rpt.gz
  276. set ta_dump_uncovered -1
  277. if { ! [info exists rt_report_timing_fast] } {
  278. set rt_report_timing_fast false
  279. }
  280. if { $rt_report_timing_fast } {
  281. set_timing_corner fast
  282. route_delay -quiet
  283. report_timing -verbose 2 -setup -file $::alta_work/setup_fast.rpt.gz
  284. report_timing -verbose 1 -setup -file $::alta_work/setup_fast_summary.rpt
  285. report_timing -verbose 2 -hold -file $::alta_work/hold_fast.rpt.gz
  286. report_timing -verbose 1 -hold -file $::alta_work/hold_fast_summary.rpt
  287. set ta_report_auto_constraints 0
  288. report_timing -fmax -file $::alta_work/fmax_fast.rpt
  289. report_timing -xfer -file $::alta_work/xfer_fast.rpt
  290. set ta_report_auto_constraints $ta_report_auto
  291. }
  292. write_routed_design "${RESULT_DIR}/${RESULT}_routed.v"
  293. }
  294. bitgen normal -prg "${RESULT_DIR}/${RESULT}.prg" -bin "${RESULT_DIR}/${RESULT}.bin"
  295. if { true } {
  296. alta::bin_to_asc "${RESULT_DIR}/${RESULT}.bin" "${RESULT_DIR}/${RESULT}.inc"
  297. } else {
  298. bitgen sram -prg "${RESULT_DIR}/${RESULT}_sram.prg"
  299. bitgen download -bin "${RESULT_DIR}/${RESULT}.bin" -svf "${RESULT_DIR}/${RESULT}_download.svf"
  300. generate_binary -slave "${RESULT_DIR}/${RESULT}_slave.rbf" \
  301. -inputs "${RESULT_DIR}/${RESULT}.bin" -reverse
  302. generate_binary -master "${RESULT_DIR}/${RESULT}_master.bin" \
  303. -inputs "${RESULT_DIR}/${RESULT}.bin"
  304. generate_programming_file "${RESULT_DIR}/${RESULT}_master.bin" -prg "${RESULT_DIR}/${RESULT}_master.prg" \
  305. -as "${RESULT_DIR}/${RESULT}_master_as.prg" -hybrid "${RESULT_DIR}/${RESULT}_hybrid.prg"
  306. }
  307. }
  308. break
  309. }
  310. if { [file exists "./${DESIGN}.post.asf"] } {
  311. alta::tcl_highlight "Using post-ASF file ${DESIGN}.post.asf.\n"
  312. source "./${DESIGN}.post.asf"
  313. }
  314. date_time
  315. exit