`timescale 1 ps/ 1 ps module top( PIN_15, PIN_16, PIN_17, PIN_18, PIN_2, PIN_23, PIN_24, PIN_25, PIN_26, PIN_3, PIN_4, PIN_68, PIN_69, PIN_7, PIN_80, PIN_83, PIN_88, PIN_91, PIN_92, PIN_93, PIN_95, PIN_96, PIN_97, PIN_98, PIN_HSE, PIN_HSI, PIN_OSC); inout PIN_15; inout PIN_16; inout PIN_17; inout PIN_18; inout PIN_2; inout PIN_23; inout PIN_24; output PIN_25; input PIN_26; inout PIN_3; inout PIN_4; output PIN_68; input PIN_69; inout PIN_7; output PIN_80; input PIN_83; inout PIN_88; inout PIN_91; inout PIN_92; inout PIN_93; inout PIN_95; inout PIN_96; inout PIN_97; inout PIN_98; input PIN_HSE; input PIN_HSI; input PIN_OSC; //wire gnd; //wire vcc; wire \PIN_15~input_o ; wire \PIN_16~input_o ; wire \PIN_17~input_o ; wire \PIN_18~input_o ; wire \PIN_23~input_o ; wire \PIN_24~input_o ; wire \PIN_26~input_o ; wire \PIN_2~input_o ; wire \PIN_3~input_o ; wire \PIN_4~input_o ; wire \PIN_69~input_o ; wire \PIN_7~input_o ; wire \PIN_83~input_o ; wire \PIN_88~input_o ; wire \PIN_91~input_o ; wire \PIN_92~input_o ; wire \PIN_93~input_o ; wire \PIN_95~input_o ; wire \PIN_96~input_o ; wire \PIN_97~input_o ; wire \PIN_98~input_o ; wire \PIN_HSE~input_o ; wire \PIN_HSI~input_o ; wire \PIN_OSC~input_o ; wire \PLL_ENABLE~clkctrl_outclk ; wire \PLL_ENABLE~clkctrl_outclk__AsyncReset_X50_Y1_SIG ; wire \PLL_ENABLE~combout ; wire \PLL_LOCK~combout ; wire \auto_generated_inst.hbo_13_e9fbadbe8ee04947_bp ; wire \auto_generated_inst.hbo_13_e9fbadbe8ee04947_bp_X50_Y1_SIG_VCC ; wire \auto_generated_inst.hbo_22_f9ff3d300b43c0f2_bp ; tri1 devclrn; tri1 devoe; tri1 devpor; wire [3:0] ext_dma_DMACBREQ; //wire ext_dma_DMACBREQ[0]; //wire ext_dma_DMACBREQ[1]; //wire ext_dma_DMACBREQ[2]; //wire ext_dma_DMACBREQ[3]; wire [3:0] ext_dma_DMACLBREQ; //wire ext_dma_DMACLBREQ[0]; //wire ext_dma_DMACLBREQ[1]; //wire ext_dma_DMACLBREQ[2]; //wire ext_dma_DMACLBREQ[3]; wire [3:0] ext_dma_DMACLSREQ; //wire ext_dma_DMACLSREQ[0]; //wire ext_dma_DMACLSREQ[1]; //wire ext_dma_DMACLSREQ[2]; //wire ext_dma_DMACLSREQ[3]; wire [3:0] ext_dma_DMACSREQ; //wire ext_dma_DMACSREQ[0]; //wire ext_dma_DMACSREQ[1]; //wire ext_dma_DMACSREQ[2]; //wire ext_dma_DMACSREQ[3]; wire \gclksw_inst|gclk_switch__alta_gclksw__clkout ; wire [7:0] gpio0_io_in; //wire gpio0_io_in[0]; //wire gpio0_io_in[1]; //wire gpio0_io_in[2]; //wire gpio0_io_in[3]; //wire gpio0_io_in[4]; //wire gpio0_io_in[5]; //wire gpio0_io_in[6]; //wire gpio0_io_in[7]; wire [7:0] gpio0_io_out_data; //wire gpio0_io_out_data[0]; //wire gpio0_io_out_data[1]; //wire gpio0_io_out_data[2]; //wire gpio0_io_out_data[3]; //wire gpio0_io_out_data[4]; //wire gpio0_io_out_data[5]; //wire gpio0_io_out_data[6]; //wire gpio0_io_out_data[7]; wire [7:0] gpio0_io_out_en; //wire gpio0_io_out_en[0]; //wire gpio0_io_out_en[1]; //wire gpio0_io_out_en[2]; //wire gpio0_io_out_en[3]; //wire gpio0_io_out_en[4]; //wire gpio0_io_out_en[5]; //wire gpio0_io_out_en[6]; //wire gpio0_io_out_en[7]; wire [7:0] gpio1_io_in; //wire gpio1_io_in[0]; //wire gpio1_io_in[1]; //wire gpio1_io_in[2]; //wire gpio1_io_in[3]; //wire gpio1_io_in[4]; //wire gpio1_io_in[5]; //wire gpio1_io_in[6]; //wire gpio1_io_in[7]; wire [7:0] gpio1_io_out_data; //wire gpio1_io_out_data[0]; //wire gpio1_io_out_data[1]; //wire gpio1_io_out_data[2]; //wire gpio1_io_out_data[3]; //wire gpio1_io_out_data[4]; //wire gpio1_io_out_data[5]; //wire gpio1_io_out_data[6]; //wire gpio1_io_out_data[7]; wire [7:0] gpio1_io_out_en; //wire gpio1_io_out_en[0]; //wire gpio1_io_out_en[1]; //wire gpio1_io_out_en[2]; //wire gpio1_io_out_en[3]; //wire gpio1_io_out_en[4]; //wire gpio1_io_out_en[5]; //wire gpio1_io_out_en[6]; //wire gpio1_io_out_en[7]; wire [7:0] gpio2_io_in; //wire gpio2_io_in[0]; //wire gpio2_io_in[1]; //wire gpio2_io_in[2]; //wire gpio2_io_in[3]; //wire gpio2_io_in[4]; //wire gpio2_io_in[5]; //wire gpio2_io_in[6]; //wire gpio2_io_in[7]; wire [7:0] gpio2_io_out_data; //wire gpio2_io_out_data[0]; //wire gpio2_io_out_data[1]; //wire gpio2_io_out_data[2]; //wire gpio2_io_out_data[3]; //wire gpio2_io_out_data[4]; //wire gpio2_io_out_data[5]; //wire gpio2_io_out_data[6]; //wire gpio2_io_out_data[7]; wire [7:0] gpio2_io_out_en; //wire gpio2_io_out_en[0]; //wire gpio2_io_out_en[1]; //wire gpio2_io_out_en[2]; //wire gpio2_io_out_en[3]; //wire gpio2_io_out_en[4]; //wire gpio2_io_out_en[5]; //wire gpio2_io_out_en[6]; //wire gpio2_io_out_en[7]; wire [7:0] gpio3_io_in; //wire gpio3_io_in[0]; //wire gpio3_io_in[1]; //wire gpio3_io_in[2]; //wire gpio3_io_in[3]; //wire gpio3_io_in[4]; //wire gpio3_io_in[5]; //wire gpio3_io_in[6]; //wire gpio3_io_in[7]; wire [7:0] gpio4_io_in; //wire gpio4_io_in[0]; //wire gpio4_io_in[1]; //wire gpio4_io_in[2]; //wire gpio4_io_in[3]; //wire gpio4_io_in[4]; //wire gpio4_io_in[5]; //wire gpio4_io_in[6]; //wire gpio4_io_in[7]; wire [7:0] gpio5_io_in; //wire gpio5_io_in[0]; //wire gpio5_io_in[1]; //wire gpio5_io_in[2]; //wire gpio5_io_in[3]; //wire gpio5_io_in[4]; //wire gpio5_io_in[5]; //wire gpio5_io_in[6]; //wire gpio5_io_in[7]; wire [7:0] gpio5_io_out_data; //wire gpio5_io_out_data[0]; //wire gpio5_io_out_data[1]; //wire gpio5_io_out_data[2]; //wire gpio5_io_out_data[3]; //wire gpio5_io_out_data[4]; //wire gpio5_io_out_data[5]; //wire gpio5_io_out_data[6]; //wire gpio5_io_out_data[7]; wire [7:0] gpio5_io_out_en; //wire gpio5_io_out_en[0]; //wire gpio5_io_out_en[1]; //wire gpio5_io_out_en[2]; //wire gpio5_io_out_en[3]; //wire gpio5_io_out_en[4]; //wire gpio5_io_out_en[5]; //wire gpio5_io_out_en[6]; //wire gpio5_io_out_en[7]; wire [7:0] gpio6_io_in; //wire gpio6_io_in[0]; //wire gpio6_io_in[1]; //wire gpio6_io_in[2]; //wire gpio6_io_in[3]; //wire gpio6_io_in[4]; //wire gpio6_io_in[5]; //wire gpio6_io_in[6]; //wire gpio6_io_in[7]; wire [7:0] gpio7_io_in; //wire gpio7_io_in[0]; //wire gpio7_io_in[1]; //wire gpio7_io_in[2]; //wire gpio7_io_in[3]; //wire gpio7_io_in[4]; //wire gpio7_io_in[5]; //wire gpio7_io_in[6]; //wire gpio7_io_in[7]; wire [7:0] gpio7_io_out_data; //wire gpio7_io_out_data[0]; //wire gpio7_io_out_data[1]; //wire gpio7_io_out_data[2]; //wire gpio7_io_out_data[3]; //wire gpio7_io_out_data[4]; //wire gpio7_io_out_data[5]; //wire gpio7_io_out_data[6]; //wire gpio7_io_out_data[7]; wire [7:0] gpio7_io_out_en; //wire gpio7_io_out_en[0]; //wire gpio7_io_out_en[1]; //wire gpio7_io_out_en[2]; //wire gpio7_io_out_en[3]; //wire gpio7_io_out_en[4]; //wire gpio7_io_out_en[5]; //wire gpio7_io_out_en[6]; //wire gpio7_io_out_en[7]; wire [7:0] gpio8_io_in; //wire gpio8_io_in[0]; //wire gpio8_io_in[1]; //wire gpio8_io_in[2]; //wire gpio8_io_in[3]; //wire gpio8_io_in[4]; //wire gpio8_io_in[5]; //wire gpio8_io_in[6]; //wire gpio8_io_in[7]; wire [7:0] gpio8_io_out_data; //wire gpio8_io_out_data[0]; //wire gpio8_io_out_data[1]; //wire gpio8_io_out_data[2]; //wire gpio8_io_out_data[3]; //wire gpio8_io_out_data[4]; //wire gpio8_io_out_data[5]; //wire gpio8_io_out_data[6]; //wire gpio8_io_out_data[7]; wire [7:0] gpio8_io_out_en; //wire gpio8_io_out_en[0]; //wire gpio8_io_out_en[1]; //wire gpio8_io_out_en[2]; //wire gpio8_io_out_en[3]; //wire gpio8_io_out_en[4]; //wire gpio8_io_out_en[5]; //wire gpio8_io_out_en[6]; //wire gpio8_io_out_en[7]; wire [7:0] gpio9_io_in; //wire gpio9_io_in[0]; //wire gpio9_io_in[1]; //wire gpio9_io_in[2]; //wire gpio9_io_in[3]; //wire gpio9_io_in[4]; //wire gpio9_io_in[5]; //wire gpio9_io_in[6]; //wire gpio9_io_in[7]; wire hbi_274_0_9cb2c0024f9919c5_bp; wire hbi_274_1_9cb2c0024f9919c5_bp; wire [3:0] local_int; //wire local_int[0]; //wire local_int[1]; //wire local_int[2]; //wire local_int[3]; wire [31:0] mem_ahb_hrdata; //wire mem_ahb_hrdata[0]; //wire mem_ahb_hrdata[10]; //wire mem_ahb_hrdata[11]; //wire mem_ahb_hrdata[12]; //wire mem_ahb_hrdata[13]; //wire mem_ahb_hrdata[14]; //wire mem_ahb_hrdata[15]; //wire mem_ahb_hrdata[16]; //wire mem_ahb_hrdata[17]; //wire mem_ahb_hrdata[18]; //wire mem_ahb_hrdata[19]; //wire mem_ahb_hrdata[1]; //wire mem_ahb_hrdata[20]; //wire mem_ahb_hrdata[21]; //wire mem_ahb_hrdata[22]; //wire mem_ahb_hrdata[23]; //wire mem_ahb_hrdata[24]; //wire mem_ahb_hrdata[25]; //wire mem_ahb_hrdata[26]; //wire mem_ahb_hrdata[27]; //wire mem_ahb_hrdata[28]; //wire mem_ahb_hrdata[29]; //wire mem_ahb_hrdata[2]; //wire mem_ahb_hrdata[30]; //wire mem_ahb_hrdata[31]; //wire mem_ahb_hrdata[3]; //wire mem_ahb_hrdata[4]; //wire mem_ahb_hrdata[5]; //wire mem_ahb_hrdata[6]; //wire mem_ahb_hrdata[7]; //wire mem_ahb_hrdata[8]; //wire mem_ahb_hrdata[9]; wire \mem_ahb_hreadyout~combout ; wire \mem_ahb_hresp~combout ; wire [4:0] \pll_inst|auto_generated|clk ; //wire \pll_inst|auto_generated|clk [0]; //wire \pll_inst|auto_generated|clk [1]; //wire \pll_inst|auto_generated|clk [2]; //wire \pll_inst|auto_generated|clk [3]; //wire \pll_inst|auto_generated|clk [4]; wire [4:0] \pll_inst|auto_generated|pll1_CLK_bus ; //wire \pll_inst|auto_generated|pll1_CLK_bus [0]; //wire \pll_inst|auto_generated|pll1_CLK_bus [1]; //wire \pll_inst|auto_generated|pll1_CLK_bus [2]; //wire \pll_inst|auto_generated|pll1_CLK_bus [3]; //wire \pll_inst|auto_generated|pll1_CLK_bus [4]; wire \pll_inst|auto_generated|pll1~FBOUT ; wire \pll_inst|auto_generated|pll_lock_sync~feeder_combout ; wire \pll_inst|auto_generated|pll_lock_sync~q ; wire \rv32.dmactive ; wire \rv32.ext_dma_DMACCLR[0] ; wire \rv32.ext_dma_DMACCLR[1] ; wire \rv32.ext_dma_DMACCLR[2] ; wire \rv32.ext_dma_DMACCLR[3] ; wire \rv32.ext_dma_DMACTC[0] ; wire \rv32.ext_dma_DMACTC[1] ; wire \rv32.ext_dma_DMACTC[2] ; wire \rv32.ext_dma_DMACTC[3] ; wire \rv32.gpio0_io_out_data[0] ; wire \rv32.gpio0_io_out_data[1] ; wire \rv32.gpio0_io_out_data[2] ; wire \rv32.gpio0_io_out_data[3] ; wire \rv32.gpio0_io_out_data[4] ; wire \rv32.gpio0_io_out_data[5] ; wire \rv32.gpio0_io_out_data[6] ; wire \rv32.gpio0_io_out_data[7] ; wire \rv32.gpio0_io_out_en[0] ; wire \rv32.gpio0_io_out_en[1] ; wire \rv32.gpio0_io_out_en[2] ; wire \rv32.gpio0_io_out_en[3] ; wire \rv32.gpio0_io_out_en[4] ; wire \rv32.gpio0_io_out_en[5] ; wire \rv32.gpio0_io_out_en[6] ; wire \rv32.gpio0_io_out_en[7] ; wire \rv32.gpio1_io_out_data[0] ; wire \rv32.gpio1_io_out_data[1] ; wire \rv32.gpio1_io_out_data[2] ; wire \rv32.gpio1_io_out_data[3] ; wire \rv32.gpio1_io_out_data[4] ; wire \rv32.gpio1_io_out_data[5] ; wire \rv32.gpio1_io_out_data[6] ; wire \rv32.gpio1_io_out_data[7] ; wire \rv32.gpio1_io_out_en[0] ; wire \rv32.gpio1_io_out_en[1] ; wire \rv32.gpio1_io_out_en[2] ; wire \rv32.gpio1_io_out_en[3] ; wire \rv32.gpio1_io_out_en[4] ; wire \rv32.gpio1_io_out_en[5] ; wire \rv32.gpio1_io_out_en[6] ; wire \rv32.gpio1_io_out_en[7] ; wire \rv32.gpio2_io_out_data[0] ; wire \rv32.gpio2_io_out_data[1] ; wire \rv32.gpio2_io_out_data[2] ; wire \rv32.gpio2_io_out_data[3] ; wire \rv32.gpio2_io_out_data[4] ; wire \rv32.gpio2_io_out_data[5] ; wire \rv32.gpio2_io_out_data[6] ; wire \rv32.gpio2_io_out_data[7] ; wire \rv32.gpio2_io_out_en[0] ; wire \rv32.gpio2_io_out_en[1] ; wire \rv32.gpio2_io_out_en[2] ; wire \rv32.gpio2_io_out_en[3] ; wire \rv32.gpio2_io_out_en[4] ; wire \rv32.gpio2_io_out_en[5] ; wire \rv32.gpio2_io_out_en[6] ; wire \rv32.gpio2_io_out_en[7] ; wire \rv32.gpio3_io_out_data[0] ; wire \rv32.gpio3_io_out_data[1] ; wire \rv32.gpio3_io_out_data[2] ; wire \rv32.gpio3_io_out_data[3] ; wire \rv32.gpio3_io_out_data[4] ; wire \rv32.gpio3_io_out_data[5] ; wire \rv32.gpio3_io_out_data[6] ; wire \rv32.gpio3_io_out_data[7] ; wire \rv32.gpio3_io_out_en[0] ; wire \rv32.gpio3_io_out_en[1] ; wire \rv32.gpio3_io_out_en[2] ; wire \rv32.gpio3_io_out_en[3] ; wire \rv32.gpio3_io_out_en[4] ; wire \rv32.gpio3_io_out_en[5] ; wire \rv32.gpio3_io_out_en[6] ; wire \rv32.gpio3_io_out_en[7] ; wire \rv32.gpio4_io_out_data[0] ; wire \rv32.gpio4_io_out_data[1] ; wire \rv32.gpio4_io_out_data[2] ; wire \rv32.gpio4_io_out_data[3] ; wire \rv32.gpio4_io_out_data[4] ; wire \rv32.gpio4_io_out_data[5] ; wire \rv32.gpio4_io_out_data[6] ; wire \rv32.gpio4_io_out_data[7] ; wire \rv32.gpio4_io_out_en[0] ; wire \rv32.gpio4_io_out_en[1] ; wire \rv32.gpio4_io_out_en[2] ; wire \rv32.gpio4_io_out_en[3] ; wire \rv32.gpio4_io_out_en[4] ; wire \rv32.gpio4_io_out_en[5] ; wire \rv32.gpio4_io_out_en[6] ; wire \rv32.gpio4_io_out_en[7] ; wire \rv32.gpio5_io_out_data[0] ; wire \rv32.gpio5_io_out_data[1] ; wire \rv32.gpio5_io_out_data[2] ; wire \rv32.gpio5_io_out_data[3] ; wire \rv32.gpio5_io_out_data[4] ; wire \rv32.gpio5_io_out_data[5] ; wire \rv32.gpio5_io_out_data[6] ; wire \rv32.gpio5_io_out_data[7] ; wire \rv32.gpio5_io_out_en[0] ; wire \rv32.gpio5_io_out_en[1] ; wire \rv32.gpio5_io_out_en[2] ; wire \rv32.gpio5_io_out_en[3] ; wire \rv32.gpio5_io_out_en[4] ; wire \rv32.gpio5_io_out_en[5] ; wire \rv32.gpio5_io_out_en[6] ; wire \rv32.gpio5_io_out_en[7] ; wire \rv32.gpio6_io_out_data[0] ; wire \rv32.gpio6_io_out_data[1] ; wire \rv32.gpio6_io_out_data[2] ; wire \rv32.gpio6_io_out_data[3] ; wire \rv32.gpio6_io_out_data[4] ; wire \rv32.gpio6_io_out_data[5] ; wire \rv32.gpio6_io_out_data[6] ; wire \rv32.gpio6_io_out_data[7] ; wire \rv32.gpio6_io_out_en[0] ; wire \rv32.gpio6_io_out_en[1] ; wire \rv32.gpio6_io_out_en[2] ; wire \rv32.gpio6_io_out_en[3] ; wire \rv32.gpio6_io_out_en[4] ; wire \rv32.gpio6_io_out_en[5] ; wire \rv32.gpio6_io_out_en[6] ; wire \rv32.gpio6_io_out_en[7] ; wire \rv32.gpio7_io_out_data[0] ; wire \rv32.gpio7_io_out_data[1] ; wire \rv32.gpio7_io_out_data[2] ; wire \rv32.gpio7_io_out_data[3] ; wire \rv32.gpio7_io_out_data[4] ; wire \rv32.gpio7_io_out_data[5] ; wire \rv32.gpio7_io_out_data[6] ; wire \rv32.gpio7_io_out_data[7] ; wire \rv32.gpio7_io_out_en[0] ; wire \rv32.gpio7_io_out_en[1] ; wire \rv32.gpio7_io_out_en[2] ; wire \rv32.gpio7_io_out_en[3] ; wire \rv32.gpio7_io_out_en[4] ; wire \rv32.gpio7_io_out_en[5] ; wire \rv32.gpio7_io_out_en[6] ; wire \rv32.gpio7_io_out_en[7] ; wire \rv32.gpio8_io_out_data[0] ; wire \rv32.gpio8_io_out_data[1] ; wire \rv32.gpio8_io_out_data[2] ; wire \rv32.gpio8_io_out_data[3] ; wire \rv32.gpio8_io_out_data[4] ; wire \rv32.gpio8_io_out_data[5] ; wire \rv32.gpio8_io_out_data[6] ; wire \rv32.gpio8_io_out_data[7] ; wire \rv32.gpio8_io_out_en[0] ; wire \rv32.gpio8_io_out_en[1] ; wire \rv32.gpio8_io_out_en[2] ; wire \rv32.gpio8_io_out_en[3] ; wire \rv32.gpio8_io_out_en[4] ; wire \rv32.gpio8_io_out_en[5] ; wire \rv32.gpio8_io_out_en[6] ; wire \rv32.gpio8_io_out_en[7] ; wire \rv32.gpio9_io_out_data[0] ; wire \rv32.gpio9_io_out_data[1] ; wire \rv32.gpio9_io_out_data[2] ; wire \rv32.gpio9_io_out_data[3] ; wire \rv32.gpio9_io_out_data[4] ; wire \rv32.gpio9_io_out_data[5] ; wire \rv32.gpio9_io_out_data[6] ; wire \rv32.gpio9_io_out_data[7] ; wire \rv32.gpio9_io_out_en[0] ; wire \rv32.gpio9_io_out_en[1] ; wire \rv32.gpio9_io_out_en[2] ; wire \rv32.gpio9_io_out_en[3] ; wire \rv32.gpio9_io_out_en[4] ; wire \rv32.gpio9_io_out_en[5] ; wire \rv32.gpio9_io_out_en[6] ; wire \rv32.gpio9_io_out_en[7] ; wire \rv32.mem_ahb_haddr[0] ; wire \rv32.mem_ahb_haddr[10] ; wire \rv32.mem_ahb_haddr[11] ; wire \rv32.mem_ahb_haddr[12] ; wire \rv32.mem_ahb_haddr[13] ; wire \rv32.mem_ahb_haddr[14] ; wire \rv32.mem_ahb_haddr[15] ; wire \rv32.mem_ahb_haddr[16] ; wire \rv32.mem_ahb_haddr[17] ; wire \rv32.mem_ahb_haddr[18] ; wire \rv32.mem_ahb_haddr[19] ; wire \rv32.mem_ahb_haddr[1] ; wire \rv32.mem_ahb_haddr[20] ; wire \rv32.mem_ahb_haddr[21] ; wire \rv32.mem_ahb_haddr[22] ; wire \rv32.mem_ahb_haddr[23] ; wire \rv32.mem_ahb_haddr[24] ; wire \rv32.mem_ahb_haddr[25] ; wire \rv32.mem_ahb_haddr[26] ; wire \rv32.mem_ahb_haddr[27] ; wire \rv32.mem_ahb_haddr[28] ; wire \rv32.mem_ahb_haddr[29] ; wire \rv32.mem_ahb_haddr[2] ; wire \rv32.mem_ahb_haddr[30] ; wire \rv32.mem_ahb_haddr[31] ; wire \rv32.mem_ahb_haddr[3] ; wire \rv32.mem_ahb_haddr[4] ; wire \rv32.mem_ahb_haddr[5] ; wire \rv32.mem_ahb_haddr[6] ; wire \rv32.mem_ahb_haddr[7] ; wire \rv32.mem_ahb_haddr[8] ; wire \rv32.mem_ahb_haddr[9] ; wire \rv32.mem_ahb_hburst[0] ; wire \rv32.mem_ahb_hburst[1] ; wire \rv32.mem_ahb_hburst[2] ; wire \rv32.mem_ahb_hready ; wire \rv32.mem_ahb_hsize[0] ; wire \rv32.mem_ahb_hsize[1] ; wire \rv32.mem_ahb_hsize[2] ; wire \rv32.mem_ahb_htrans[0] ; wire \rv32.mem_ahb_htrans[1] ; wire \rv32.mem_ahb_hwdata[0] ; wire \rv32.mem_ahb_hwdata[10] ; wire \rv32.mem_ahb_hwdata[11] ; wire \rv32.mem_ahb_hwdata[12] ; wire \rv32.mem_ahb_hwdata[13] ; wire \rv32.mem_ahb_hwdata[14] ; wire \rv32.mem_ahb_hwdata[15] ; wire \rv32.mem_ahb_hwdata[16] ; wire \rv32.mem_ahb_hwdata[17] ; wire \rv32.mem_ahb_hwdata[18] ; wire \rv32.mem_ahb_hwdata[19] ; wire \rv32.mem_ahb_hwdata[1] ; wire \rv32.mem_ahb_hwdata[20] ; wire \rv32.mem_ahb_hwdata[21] ; wire \rv32.mem_ahb_hwdata[22] ; wire \rv32.mem_ahb_hwdata[23] ; wire \rv32.mem_ahb_hwdata[24] ; wire \rv32.mem_ahb_hwdata[25] ; wire \rv32.mem_ahb_hwdata[26] ; wire \rv32.mem_ahb_hwdata[27] ; wire \rv32.mem_ahb_hwdata[28] ; wire \rv32.mem_ahb_hwdata[29] ; wire \rv32.mem_ahb_hwdata[2] ; wire \rv32.mem_ahb_hwdata[30] ; wire \rv32.mem_ahb_hwdata[31] ; wire \rv32.mem_ahb_hwdata[3] ; wire \rv32.mem_ahb_hwdata[4] ; wire \rv32.mem_ahb_hwdata[5] ; wire \rv32.mem_ahb_hwdata[6] ; wire \rv32.mem_ahb_hwdata[7] ; wire \rv32.mem_ahb_hwdata[8] ; wire \rv32.mem_ahb_hwdata[9] ; wire \rv32.mem_ahb_hwrite ; wire \rv32.resetn_out ; wire \rv32.slave_ahb_hrdata[0] ; wire \rv32.slave_ahb_hrdata[10] ; wire \rv32.slave_ahb_hrdata[11] ; wire \rv32.slave_ahb_hrdata[12] ; wire \rv32.slave_ahb_hrdata[13] ; wire \rv32.slave_ahb_hrdata[14] ; wire \rv32.slave_ahb_hrdata[15] ; wire \rv32.slave_ahb_hrdata[16] ; wire \rv32.slave_ahb_hrdata[17] ; wire \rv32.slave_ahb_hrdata[18] ; wire \rv32.slave_ahb_hrdata[19] ; wire \rv32.slave_ahb_hrdata[1] ; wire \rv32.slave_ahb_hrdata[20] ; wire \rv32.slave_ahb_hrdata[21] ; wire \rv32.slave_ahb_hrdata[22] ; wire \rv32.slave_ahb_hrdata[23] ; wire \rv32.slave_ahb_hrdata[24] ; wire \rv32.slave_ahb_hrdata[25] ; wire \rv32.slave_ahb_hrdata[26] ; wire \rv32.slave_ahb_hrdata[27] ; wire \rv32.slave_ahb_hrdata[28] ; wire \rv32.slave_ahb_hrdata[29] ; wire \rv32.slave_ahb_hrdata[2] ; wire \rv32.slave_ahb_hrdata[30] ; wire \rv32.slave_ahb_hrdata[31] ; wire \rv32.slave_ahb_hrdata[3] ; wire \rv32.slave_ahb_hrdata[4] ; wire \rv32.slave_ahb_hrdata[5] ; wire \rv32.slave_ahb_hrdata[6] ; wire \rv32.slave_ahb_hrdata[7] ; wire \rv32.slave_ahb_hrdata[8] ; wire \rv32.slave_ahb_hrdata[9] ; wire \rv32.slave_ahb_hreadyout ; wire \rv32.slave_ahb_hresp ; wire \rv32.swj_JTAGIR[0] ; wire \rv32.swj_JTAGIR[1] ; wire \rv32.swj_JTAGIR[2] ; wire \rv32.swj_JTAGIR[3] ; wire \rv32.swj_JTAGNSW ; wire \rv32.swj_JTAGSTATE[0] ; wire \rv32.swj_JTAGSTATE[1] ; wire \rv32.swj_JTAGSTATE[2] ; wire \rv32.swj_JTAGSTATE[3] ; wire \rv32.sys_ctrl_clkSource[0] ; wire \rv32.sys_ctrl_clkSource[1] ; wire \rv32.sys_ctrl_hseBypass ; wire \rv32.sys_ctrl_hseEnable ; wire \rv32.sys_ctrl_pllEnable ; wire \rv32.sys_ctrl_sleep ; wire \rv32.sys_ctrl_standby ; wire \rv32.sys_ctrl_stop ; wire [31:0] slave_ahb_haddr; //wire slave_ahb_haddr[0]; //wire slave_ahb_haddr[10]; //wire slave_ahb_haddr[11]; //wire slave_ahb_haddr[12]; //wire slave_ahb_haddr[13]; //wire slave_ahb_haddr[14]; //wire slave_ahb_haddr[15]; //wire slave_ahb_haddr[16]; //wire slave_ahb_haddr[17]; //wire slave_ahb_haddr[18]; //wire slave_ahb_haddr[19]; //wire slave_ahb_haddr[1]; //wire slave_ahb_haddr[20]; //wire slave_ahb_haddr[21]; //wire slave_ahb_haddr[22]; //wire slave_ahb_haddr[23]; //wire slave_ahb_haddr[24]; //wire slave_ahb_haddr[25]; //wire slave_ahb_haddr[26]; //wire slave_ahb_haddr[27]; //wire slave_ahb_haddr[28]; //wire slave_ahb_haddr[29]; //wire slave_ahb_haddr[2]; //wire slave_ahb_haddr[30]; //wire slave_ahb_haddr[31]; //wire slave_ahb_haddr[3]; //wire slave_ahb_haddr[4]; //wire slave_ahb_haddr[5]; //wire slave_ahb_haddr[6]; //wire slave_ahb_haddr[7]; //wire slave_ahb_haddr[8]; //wire slave_ahb_haddr[9]; wire [2:0] slave_ahb_hburst; //wire slave_ahb_hburst[0]; //wire slave_ahb_hburst[1]; //wire slave_ahb_hburst[2]; wire \slave_ahb_hready~combout ; wire \slave_ahb_hsel~combout ; wire [2:0] slave_ahb_hsize; //wire slave_ahb_hsize[0]; //wire slave_ahb_hsize[1]; //wire slave_ahb_hsize[2]; wire [1:0] slave_ahb_htrans; //wire slave_ahb_htrans[0]; //wire slave_ahb_htrans[1]; wire [31:0] slave_ahb_hwdata; //wire slave_ahb_hwdata[0]; //wire slave_ahb_hwdata[10]; //wire slave_ahb_hwdata[11]; //wire slave_ahb_hwdata[12]; //wire slave_ahb_hwdata[13]; //wire slave_ahb_hwdata[14]; //wire slave_ahb_hwdata[15]; //wire slave_ahb_hwdata[16]; //wire slave_ahb_hwdata[17]; //wire slave_ahb_hwdata[18]; //wire slave_ahb_hwdata[19]; //wire slave_ahb_hwdata[1]; //wire slave_ahb_hwdata[20]; //wire slave_ahb_hwdata[21]; //wire slave_ahb_hwdata[22]; //wire slave_ahb_hwdata[23]; //wire slave_ahb_hwdata[24]; //wire slave_ahb_hwdata[25]; //wire slave_ahb_hwdata[26]; //wire slave_ahb_hwdata[27]; //wire slave_ahb_hwdata[28]; //wire slave_ahb_hwdata[29]; //wire slave_ahb_hwdata[2]; //wire slave_ahb_hwdata[30]; //wire slave_ahb_hwdata[31]; //wire slave_ahb_hwdata[3]; //wire slave_ahb_hwdata[4]; //wire slave_ahb_hwdata[5]; //wire slave_ahb_hwdata[6]; //wire slave_ahb_hwdata[7]; //wire slave_ahb_hwdata[8]; //wire slave_ahb_hwdata[9]; wire \slave_ahb_hwrite~combout ; wire unknown; wire \~GND~combout ; wire \~VCC~combout ; wire vcc; wire gnd; assign vcc = 1'b1; assign gnd = 1'b0; alta_rio \PIN_15~output ( .padio(PIN_15), .datain(\rv32.gpio0_io_out_data[4] ), .oe(\rv32.gpio0_io_out_en[4] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_15~input_o ), .regout()); defparam \PIN_15~output .coord_x = 22; defparam \PIN_15~output .coord_y = 3; defparam \PIN_15~output .coord_z = 3; defparam \PIN_15~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_15~output .IN_SYNC_MODE = 1'b0; defparam \PIN_15~output .IN_POWERUP = 1'b0; defparam \PIN_15~output .OUT_REG_MODE = 1'b0; defparam \PIN_15~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_15~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_15~output .OUT_POWERUP = 1'b0; defparam \PIN_15~output .OE_REG_MODE = 1'b0; defparam \PIN_15~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_15~output .OE_SYNC_MODE = 1'b0; defparam \PIN_15~output .OE_POWERUP = 1'b0; defparam \PIN_15~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_15~output .CFG_INPUT_EN = 1'b1; defparam \PIN_15~output .CFG_PULL_UP = 1'b0; defparam \PIN_15~output .CFG_SLR = 1'b0; defparam \PIN_15~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_15~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_15~output .CFG_KEEP = 2'b00; defparam \PIN_15~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_15~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_15~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_15~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_15~output .DPCLK_DELAY = 4'b0000; defparam \PIN_15~output .OUT_DELAY = 1'b0; defparam \PIN_15~output .IN_DATA_DELAY = 3'b000; defparam \PIN_15~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_16~output ( .padio(PIN_16), .datain(\rv32.gpio0_io_out_data[5] ), .oe(\rv32.gpio0_io_out_en[5] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_16~input_o ), .regout()); defparam \PIN_16~output .coord_x = 22; defparam \PIN_16~output .coord_y = 3; defparam \PIN_16~output .coord_z = 2; defparam \PIN_16~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_16~output .IN_SYNC_MODE = 1'b0; defparam \PIN_16~output .IN_POWERUP = 1'b0; defparam \PIN_16~output .OUT_REG_MODE = 1'b0; defparam \PIN_16~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_16~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_16~output .OUT_POWERUP = 1'b0; defparam \PIN_16~output .OE_REG_MODE = 1'b0; defparam \PIN_16~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_16~output .OE_SYNC_MODE = 1'b0; defparam \PIN_16~output .OE_POWERUP = 1'b0; defparam \PIN_16~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_16~output .CFG_INPUT_EN = 1'b1; defparam \PIN_16~output .CFG_PULL_UP = 1'b0; defparam \PIN_16~output .CFG_SLR = 1'b0; defparam \PIN_16~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_16~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_16~output .CFG_KEEP = 2'b00; defparam \PIN_16~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_16~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_16~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_16~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_16~output .DPCLK_DELAY = 4'b0000; defparam \PIN_16~output .OUT_DELAY = 1'b0; defparam \PIN_16~output .IN_DATA_DELAY = 3'b000; defparam \PIN_16~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_17~output ( .padio(PIN_17), .datain(\rv32.gpio0_io_out_data[6] ), .oe(\rv32.gpio0_io_out_en[6] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_17~input_o ), .regout()); defparam \PIN_17~output .coord_x = 22; defparam \PIN_17~output .coord_y = 3; defparam \PIN_17~output .coord_z = 1; defparam \PIN_17~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_17~output .IN_SYNC_MODE = 1'b0; defparam \PIN_17~output .IN_POWERUP = 1'b0; defparam \PIN_17~output .OUT_REG_MODE = 1'b0; defparam \PIN_17~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_17~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_17~output .OUT_POWERUP = 1'b0; defparam \PIN_17~output .OE_REG_MODE = 1'b0; defparam \PIN_17~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_17~output .OE_SYNC_MODE = 1'b0; defparam \PIN_17~output .OE_POWERUP = 1'b0; defparam \PIN_17~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_17~output .CFG_INPUT_EN = 1'b1; defparam \PIN_17~output .CFG_PULL_UP = 1'b0; defparam \PIN_17~output .CFG_SLR = 1'b0; defparam \PIN_17~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_17~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_17~output .CFG_KEEP = 2'b00; defparam \PIN_17~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_17~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_17~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_17~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_17~output .DPCLK_DELAY = 4'b0000; defparam \PIN_17~output .OUT_DELAY = 1'b0; defparam \PIN_17~output .IN_DATA_DELAY = 3'b000; defparam \PIN_17~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_18~output ( .padio(PIN_18), .datain(\rv32.gpio0_io_out_data[7] ), .oe(\rv32.gpio0_io_out_en[7] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_18~input_o ), .regout()); defparam \PIN_18~output .coord_x = 22; defparam \PIN_18~output .coord_y = 3; defparam \PIN_18~output .coord_z = 0; defparam \PIN_18~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_18~output .IN_SYNC_MODE = 1'b0; defparam \PIN_18~output .IN_POWERUP = 1'b0; defparam \PIN_18~output .OUT_REG_MODE = 1'b0; defparam \PIN_18~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_18~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_18~output .OUT_POWERUP = 1'b0; defparam \PIN_18~output .OE_REG_MODE = 1'b0; defparam \PIN_18~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_18~output .OE_SYNC_MODE = 1'b0; defparam \PIN_18~output .OE_POWERUP = 1'b0; defparam \PIN_18~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_18~output .CFG_INPUT_EN = 1'b1; defparam \PIN_18~output .CFG_PULL_UP = 1'b0; defparam \PIN_18~output .CFG_SLR = 1'b0; defparam \PIN_18~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_18~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_18~output .CFG_KEEP = 2'b00; defparam \PIN_18~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_18~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_18~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_18~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_18~output .DPCLK_DELAY = 4'b0000; defparam \PIN_18~output .OUT_DELAY = 1'b0; defparam \PIN_18~output .IN_DATA_DELAY = 3'b000; defparam \PIN_18~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_23~output ( .padio(PIN_23), .datain(\rv32.gpio5_io_out_data[0] ), .oe(\rv32.gpio5_io_out_en[0] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_23~input_o ), .regout()); defparam \PIN_23~output .coord_x = 20; defparam \PIN_23~output .coord_y = 13; defparam \PIN_23~output .coord_z = 1; defparam \PIN_23~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_23~output .IN_SYNC_MODE = 1'b0; defparam \PIN_23~output .IN_POWERUP = 1'b0; defparam \PIN_23~output .OUT_REG_MODE = 1'b0; defparam \PIN_23~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_23~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_23~output .OUT_POWERUP = 1'b0; defparam \PIN_23~output .OE_REG_MODE = 1'b0; defparam \PIN_23~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_23~output .OE_SYNC_MODE = 1'b0; defparam \PIN_23~output .OE_POWERUP = 1'b0; defparam \PIN_23~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_23~output .CFG_INPUT_EN = 1'b1; defparam \PIN_23~output .CFG_PULL_UP = 1'b0; defparam \PIN_23~output .CFG_SLR = 1'b0; defparam \PIN_23~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_23~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_23~output .CFG_KEEP = 2'b00; defparam \PIN_23~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_23~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_23~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_23~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_23~output .DPCLK_DELAY = 4'b0000; defparam \PIN_23~output .OUT_DELAY = 1'b0; defparam \PIN_23~output .IN_DATA_DELAY = 3'b000; defparam \PIN_23~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_24~output ( .padio(PIN_24), .datain(\rv32.gpio1_io_out_data[2] ), .oe(\rv32.gpio1_io_out_en[2] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_24~input_o ), .regout()); defparam \PIN_24~output .coord_x = 20; defparam \PIN_24~output .coord_y = 13; defparam \PIN_24~output .coord_z = 2; defparam \PIN_24~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_24~output .IN_SYNC_MODE = 1'b0; defparam \PIN_24~output .IN_POWERUP = 1'b0; defparam \PIN_24~output .OUT_REG_MODE = 1'b0; defparam \PIN_24~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_24~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_24~output .OUT_POWERUP = 1'b0; defparam \PIN_24~output .OE_REG_MODE = 1'b0; defparam \PIN_24~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_24~output .OE_SYNC_MODE = 1'b0; defparam \PIN_24~output .OE_POWERUP = 1'b0; defparam \PIN_24~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_24~output .CFG_INPUT_EN = 1'b1; defparam \PIN_24~output .CFG_PULL_UP = 1'b0; defparam \PIN_24~output .CFG_SLR = 1'b0; defparam \PIN_24~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_24~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_24~output .CFG_KEEP = 2'b00; defparam \PIN_24~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_24~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_24~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_24~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_24~output .DPCLK_DELAY = 4'b0000; defparam \PIN_24~output .OUT_DELAY = 1'b0; defparam \PIN_24~output .IN_DATA_DELAY = 3'b000; defparam \PIN_24~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_25~output ( .padio(PIN_25), .datain(\rv32.gpio8_io_out_data[2] ), .oe(\rv32.gpio8_io_out_en[2] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(), .regout()); defparam \PIN_25~output .coord_x = 20; defparam \PIN_25~output .coord_y = 13; defparam \PIN_25~output .coord_z = 3; defparam \PIN_25~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_25~output .IN_SYNC_MODE = 1'b0; defparam \PIN_25~output .IN_POWERUP = 1'b0; defparam \PIN_25~output .OUT_REG_MODE = 1'b0; defparam \PIN_25~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_25~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_25~output .OUT_POWERUP = 1'b0; defparam \PIN_25~output .OE_REG_MODE = 1'b0; defparam \PIN_25~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_25~output .OE_SYNC_MODE = 1'b0; defparam \PIN_25~output .OE_POWERUP = 1'b0; defparam \PIN_25~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_25~output .CFG_INPUT_EN = 1'b0; defparam \PIN_25~output .CFG_PULL_UP = 1'b0; defparam \PIN_25~output .CFG_SLR = 1'b0; defparam \PIN_25~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_25~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_25~output .CFG_KEEP = 2'b00; defparam \PIN_25~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_25~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_25~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_25~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_25~output .DPCLK_DELAY = 4'b0000; defparam \PIN_25~output .OUT_DELAY = 1'b0; defparam \PIN_25~output .IN_DATA_DELAY = 3'b000; defparam \PIN_25~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_26~input ( .padio(PIN_26), .datain(gnd), .oe(gnd), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_26~input_o ), .regout()); defparam \PIN_26~input .coord_x = 19; defparam \PIN_26~input .coord_y = 13; defparam \PIN_26~input .coord_z = 3; defparam \PIN_26~input .IN_ASYNC_MODE = 1'b0; defparam \PIN_26~input .IN_SYNC_MODE = 1'b0; defparam \PIN_26~input .IN_POWERUP = 1'b0; defparam \PIN_26~input .OUT_REG_MODE = 1'b0; defparam \PIN_26~input .OUT_ASYNC_MODE = 1'b0; defparam \PIN_26~input .OUT_SYNC_MODE = 1'b0; defparam \PIN_26~input .OUT_POWERUP = 1'b0; defparam \PIN_26~input .OE_REG_MODE = 1'b0; defparam \PIN_26~input .OE_ASYNC_MODE = 1'b0; defparam \PIN_26~input .OE_SYNC_MODE = 1'b0; defparam \PIN_26~input .OE_POWERUP = 1'b0; defparam \PIN_26~input .CFG_TRI_INPUT = 1'b0; defparam \PIN_26~input .CFG_INPUT_EN = 1'b1; defparam \PIN_26~input .CFG_PULL_UP = 1'b1; defparam \PIN_26~input .CFG_SLR = 1'b0; defparam \PIN_26~input .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_26~input .CFG_PDRCTRL = 4'b0100; defparam \PIN_26~input .CFG_KEEP = 2'b00; defparam \PIN_26~input .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_26~input .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_26~input .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_26~input .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_26~input .DPCLK_DELAY = 4'b0000; defparam \PIN_26~input .OUT_DELAY = 1'b0; defparam \PIN_26~input .IN_DATA_DELAY = 3'b000; defparam \PIN_26~input .IN_REG_DELAY = 3'b000; alta_rio \PIN_2~output ( .padio(PIN_2), .datain(\rv32.gpio1_io_out_data[1] ), .oe(\rv32.gpio1_io_out_en[1] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_2~input_o ), .regout()); defparam \PIN_2~output .coord_x = 22; defparam \PIN_2~output .coord_y = 1; defparam \PIN_2~output .coord_z = 3; defparam \PIN_2~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_2~output .IN_SYNC_MODE = 1'b0; defparam \PIN_2~output .IN_POWERUP = 1'b0; defparam \PIN_2~output .OUT_REG_MODE = 1'b0; defparam \PIN_2~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_2~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_2~output .OUT_POWERUP = 1'b0; defparam \PIN_2~output .OE_REG_MODE = 1'b0; defparam \PIN_2~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_2~output .OE_SYNC_MODE = 1'b0; defparam \PIN_2~output .OE_POWERUP = 1'b0; defparam \PIN_2~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_2~output .CFG_INPUT_EN = 1'b1; defparam \PIN_2~output .CFG_PULL_UP = 1'b0; defparam \PIN_2~output .CFG_SLR = 1'b0; defparam \PIN_2~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_2~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_2~output .CFG_KEEP = 2'b00; defparam \PIN_2~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_2~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_2~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_2~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_2~output .DPCLK_DELAY = 4'b0000; defparam \PIN_2~output .OUT_DELAY = 1'b0; defparam \PIN_2~output .IN_DATA_DELAY = 3'b000; defparam \PIN_2~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_3~output ( .padio(PIN_3), .datain(\rv32.gpio1_io_out_data[0] ), .oe(\rv32.gpio1_io_out_en[0] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_3~input_o ), .regout()); defparam \PIN_3~output .coord_x = 22; defparam \PIN_3~output .coord_y = 1; defparam \PIN_3~output .coord_z = 2; defparam \PIN_3~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_3~output .IN_SYNC_MODE = 1'b0; defparam \PIN_3~output .IN_POWERUP = 1'b0; defparam \PIN_3~output .OUT_REG_MODE = 1'b0; defparam \PIN_3~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_3~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_3~output .OUT_POWERUP = 1'b0; defparam \PIN_3~output .OE_REG_MODE = 1'b0; defparam \PIN_3~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_3~output .OE_SYNC_MODE = 1'b0; defparam \PIN_3~output .OE_POWERUP = 1'b0; defparam \PIN_3~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_3~output .CFG_INPUT_EN = 1'b1; defparam \PIN_3~output .CFG_PULL_UP = 1'b0; defparam \PIN_3~output .CFG_SLR = 1'b0; defparam \PIN_3~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_3~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_3~output .CFG_KEEP = 2'b00; defparam \PIN_3~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_3~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_3~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_3~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_3~output .DPCLK_DELAY = 4'b0000; defparam \PIN_3~output .OUT_DELAY = 1'b0; defparam \PIN_3~output .IN_DATA_DELAY = 3'b000; defparam \PIN_3~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_4~output ( .padio(PIN_4), .datain(\rv32.gpio1_io_out_data[3] ), .oe(\rv32.gpio1_io_out_en[3] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_4~input_o ), .regout()); defparam \PIN_4~output .coord_x = 22; defparam \PIN_4~output .coord_y = 1; defparam \PIN_4~output .coord_z = 0; defparam \PIN_4~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_4~output .IN_SYNC_MODE = 1'b0; defparam \PIN_4~output .IN_POWERUP = 1'b0; defparam \PIN_4~output .OUT_REG_MODE = 1'b0; defparam \PIN_4~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_4~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_4~output .OUT_POWERUP = 1'b0; defparam \PIN_4~output .OE_REG_MODE = 1'b0; defparam \PIN_4~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_4~output .OE_SYNC_MODE = 1'b0; defparam \PIN_4~output .OE_POWERUP = 1'b0; defparam \PIN_4~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_4~output .CFG_INPUT_EN = 1'b1; defparam \PIN_4~output .CFG_PULL_UP = 1'b0; defparam \PIN_4~output .CFG_SLR = 1'b0; defparam \PIN_4~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_4~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_4~output .CFG_KEEP = 2'b00; defparam \PIN_4~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_4~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_4~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_4~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_4~output .DPCLK_DELAY = 4'b0000; defparam \PIN_4~output .OUT_DELAY = 1'b0; defparam \PIN_4~output .IN_DATA_DELAY = 3'b000; defparam \PIN_4~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_68~output ( .padio(PIN_68), .datain(\rv32.gpio7_io_out_data[6] ), .oe(\rv32.gpio7_io_out_en[6] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(), .regout()); defparam \PIN_68~output .coord_x = 0; defparam \PIN_68~output .coord_y = 2; defparam \PIN_68~output .coord_z = 5; defparam \PIN_68~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_68~output .IN_SYNC_MODE = 1'b0; defparam \PIN_68~output .IN_POWERUP = 1'b0; defparam \PIN_68~output .OUT_REG_MODE = 1'b0; defparam \PIN_68~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_68~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_68~output .OUT_POWERUP = 1'b0; defparam \PIN_68~output .OE_REG_MODE = 1'b0; defparam \PIN_68~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_68~output .OE_SYNC_MODE = 1'b0; defparam \PIN_68~output .OE_POWERUP = 1'b0; defparam \PIN_68~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_68~output .CFG_INPUT_EN = 1'b0; defparam \PIN_68~output .CFG_PULL_UP = 1'b0; defparam \PIN_68~output .CFG_SLR = 1'b0; defparam \PIN_68~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_68~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_68~output .CFG_KEEP = 2'b00; defparam \PIN_68~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_68~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_68~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_68~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_68~output .DPCLK_DELAY = 4'b0000; defparam \PIN_68~output .OUT_DELAY = 1'b0; defparam \PIN_68~output .IN_DATA_DELAY = 3'b000; defparam \PIN_68~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_69~input ( .padio(PIN_69), .datain(gnd), .oe(gnd), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_69~input_o ), .regout()); defparam \PIN_69~input .coord_x = 0; defparam \PIN_69~input .coord_y = 1; defparam \PIN_69~input .coord_z = 0; defparam \PIN_69~input .IN_ASYNC_MODE = 1'b0; defparam \PIN_69~input .IN_SYNC_MODE = 1'b0; defparam \PIN_69~input .IN_POWERUP = 1'b0; defparam \PIN_69~input .OUT_REG_MODE = 1'b0; defparam \PIN_69~input .OUT_ASYNC_MODE = 1'b0; defparam \PIN_69~input .OUT_SYNC_MODE = 1'b0; defparam \PIN_69~input .OUT_POWERUP = 1'b0; defparam \PIN_69~input .OE_REG_MODE = 1'b0; defparam \PIN_69~input .OE_ASYNC_MODE = 1'b0; defparam \PIN_69~input .OE_SYNC_MODE = 1'b0; defparam \PIN_69~input .OE_POWERUP = 1'b0; defparam \PIN_69~input .CFG_TRI_INPUT = 1'b0; defparam \PIN_69~input .CFG_INPUT_EN = 1'b1; defparam \PIN_69~input .CFG_PULL_UP = 1'b0; defparam \PIN_69~input .CFG_SLR = 1'b0; defparam \PIN_69~input .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_69~input .CFG_PDRCTRL = 4'b0100; defparam \PIN_69~input .CFG_KEEP = 2'b00; defparam \PIN_69~input .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_69~input .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_69~input .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_69~input .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_69~input .DPCLK_DELAY = 4'b0000; defparam \PIN_69~input .OUT_DELAY = 1'b0; defparam \PIN_69~input .IN_DATA_DELAY = 3'b000; defparam \PIN_69~input .IN_REG_DELAY = 3'b000; alta_rio \PIN_7~output ( .padio(PIN_7), .datain(\rv32.gpio5_io_out_data[3] ), .oe(\rv32.gpio5_io_out_en[3] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_7~input_o ), .regout()); defparam \PIN_7~output .coord_x = 22; defparam \PIN_7~output .coord_y = 2; defparam \PIN_7~output .coord_z = 3; defparam \PIN_7~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_7~output .IN_SYNC_MODE = 1'b0; defparam \PIN_7~output .IN_POWERUP = 1'b0; defparam \PIN_7~output .OUT_REG_MODE = 1'b0; defparam \PIN_7~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_7~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_7~output .OUT_POWERUP = 1'b0; defparam \PIN_7~output .OE_REG_MODE = 1'b0; defparam \PIN_7~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_7~output .OE_SYNC_MODE = 1'b0; defparam \PIN_7~output .OE_POWERUP = 1'b0; defparam \PIN_7~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_7~output .CFG_INPUT_EN = 1'b1; defparam \PIN_7~output .CFG_PULL_UP = 1'b0; defparam \PIN_7~output .CFG_SLR = 1'b0; defparam \PIN_7~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_7~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_7~output .CFG_KEEP = 2'b00; defparam \PIN_7~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_7~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_7~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_7~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_7~output .DPCLK_DELAY = 4'b0000; defparam \PIN_7~output .OUT_DELAY = 1'b0; defparam \PIN_7~output .IN_DATA_DELAY = 3'b000; defparam \PIN_7~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_80~output ( .padio(PIN_80), .datain(\rv32.gpio8_io_out_data[0] ), .oe(\rv32.gpio8_io_out_en[0] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(), .regout()); defparam \PIN_80~output .coord_x = 6; defparam \PIN_80~output .coord_y = 0; defparam \PIN_80~output .coord_z = 0; defparam \PIN_80~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_80~output .IN_SYNC_MODE = 1'b0; defparam \PIN_80~output .IN_POWERUP = 1'b0; defparam \PIN_80~output .OUT_REG_MODE = 1'b0; defparam \PIN_80~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_80~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_80~output .OUT_POWERUP = 1'b0; defparam \PIN_80~output .OE_REG_MODE = 1'b0; defparam \PIN_80~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_80~output .OE_SYNC_MODE = 1'b0; defparam \PIN_80~output .OE_POWERUP = 1'b0; defparam \PIN_80~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_80~output .CFG_INPUT_EN = 1'b0; defparam \PIN_80~output .CFG_PULL_UP = 1'b0; defparam \PIN_80~output .CFG_SLR = 1'b0; defparam \PIN_80~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_80~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_80~output .CFG_KEEP = 2'b00; defparam \PIN_80~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_80~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_80~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_80~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_80~output .DPCLK_DELAY = 4'b0000; defparam \PIN_80~output .OUT_DELAY = 1'b0; defparam \PIN_80~output .IN_DATA_DELAY = 3'b000; defparam \PIN_80~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_83~input ( .padio(PIN_83), .datain(gnd), .oe(gnd), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_83~input_o ), .regout()); defparam \PIN_83~input .coord_x = 7; defparam \PIN_83~input .coord_y = 0; defparam \PIN_83~input .coord_z = 1; defparam \PIN_83~input .IN_ASYNC_MODE = 1'b0; defparam \PIN_83~input .IN_SYNC_MODE = 1'b0; defparam \PIN_83~input .IN_POWERUP = 1'b0; defparam \PIN_83~input .OUT_REG_MODE = 1'b0; defparam \PIN_83~input .OUT_ASYNC_MODE = 1'b0; defparam \PIN_83~input .OUT_SYNC_MODE = 1'b0; defparam \PIN_83~input .OUT_POWERUP = 1'b0; defparam \PIN_83~input .OE_REG_MODE = 1'b0; defparam \PIN_83~input .OE_ASYNC_MODE = 1'b0; defparam \PIN_83~input .OE_SYNC_MODE = 1'b0; defparam \PIN_83~input .OE_POWERUP = 1'b0; defparam \PIN_83~input .CFG_TRI_INPUT = 1'b0; defparam \PIN_83~input .CFG_INPUT_EN = 1'b1; defparam \PIN_83~input .CFG_PULL_UP = 1'b0; defparam \PIN_83~input .CFG_SLR = 1'b0; defparam \PIN_83~input .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_83~input .CFG_PDRCTRL = 4'b0100; defparam \PIN_83~input .CFG_KEEP = 2'b00; defparam \PIN_83~input .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_83~input .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_83~input .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_83~input .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_83~input .DPCLK_DELAY = 4'b0000; defparam \PIN_83~input .OUT_DELAY = 1'b0; defparam \PIN_83~input .IN_DATA_DELAY = 3'b000; defparam \PIN_83~input .IN_REG_DELAY = 3'b000; alta_rio \PIN_88~output ( .padio(PIN_88), .datain(\rv32.gpio1_io_out_data[6] ), .oe(\rv32.gpio1_io_out_en[6] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_88~input_o ), .regout()); defparam \PIN_88~output .coord_x = 8; defparam \PIN_88~output .coord_y = 0; defparam \PIN_88~output .coord_z = 3; defparam \PIN_88~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_88~output .IN_SYNC_MODE = 1'b0; defparam \PIN_88~output .IN_POWERUP = 1'b0; defparam \PIN_88~output .OUT_REG_MODE = 1'b0; defparam \PIN_88~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_88~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_88~output .OUT_POWERUP = 1'b0; defparam \PIN_88~output .OE_REG_MODE = 1'b0; defparam \PIN_88~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_88~output .OE_SYNC_MODE = 1'b0; defparam \PIN_88~output .OE_POWERUP = 1'b0; defparam \PIN_88~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_88~output .CFG_INPUT_EN = 1'b1; defparam \PIN_88~output .CFG_PULL_UP = 1'b0; defparam \PIN_88~output .CFG_SLR = 1'b0; defparam \PIN_88~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_88~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_88~output .CFG_KEEP = 2'b00; defparam \PIN_88~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_88~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_88~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_88~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_88~output .DPCLK_DELAY = 4'b0000; defparam \PIN_88~output .OUT_DELAY = 1'b0; defparam \PIN_88~output .IN_DATA_DELAY = 3'b000; defparam \PIN_88~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_91~output ( .padio(PIN_91), .datain(\rv32.gpio1_io_out_data[5] ), .oe(\rv32.gpio1_io_out_en[5] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_91~input_o ), .regout()); defparam \PIN_91~output .coord_x = 17; defparam \PIN_91~output .coord_y = 0; defparam \PIN_91~output .coord_z = 2; defparam \PIN_91~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_91~output .IN_SYNC_MODE = 1'b0; defparam \PIN_91~output .IN_POWERUP = 1'b0; defparam \PIN_91~output .OUT_REG_MODE = 1'b0; defparam \PIN_91~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_91~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_91~output .OUT_POWERUP = 1'b0; defparam \PIN_91~output .OE_REG_MODE = 1'b0; defparam \PIN_91~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_91~output .OE_SYNC_MODE = 1'b0; defparam \PIN_91~output .OE_POWERUP = 1'b0; defparam \PIN_91~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_91~output .CFG_INPUT_EN = 1'b1; defparam \PIN_91~output .CFG_PULL_UP = 1'b0; defparam \PIN_91~output .CFG_SLR = 1'b0; defparam \PIN_91~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_91~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_91~output .CFG_KEEP = 2'b00; defparam \PIN_91~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_91~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_91~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_91~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_91~output .DPCLK_DELAY = 4'b0000; defparam \PIN_91~output .OUT_DELAY = 1'b0; defparam \PIN_91~output .IN_DATA_DELAY = 3'b000; defparam \PIN_91~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_92~output ( .padio(PIN_92), .datain(\rv32.gpio1_io_out_data[4] ), .oe(\rv32.gpio1_io_out_en[4] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_92~input_o ), .regout()); defparam \PIN_92~output .coord_x = 18; defparam \PIN_92~output .coord_y = 0; defparam \PIN_92~output .coord_z = 0; defparam \PIN_92~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_92~output .IN_SYNC_MODE = 1'b0; defparam \PIN_92~output .IN_POWERUP = 1'b0; defparam \PIN_92~output .OUT_REG_MODE = 1'b0; defparam \PIN_92~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_92~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_92~output .OUT_POWERUP = 1'b0; defparam \PIN_92~output .OE_REG_MODE = 1'b0; defparam \PIN_92~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_92~output .OE_SYNC_MODE = 1'b0; defparam \PIN_92~output .OE_POWERUP = 1'b0; defparam \PIN_92~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_92~output .CFG_INPUT_EN = 1'b1; defparam \PIN_92~output .CFG_PULL_UP = 1'b0; defparam \PIN_92~output .CFG_SLR = 1'b0; defparam \PIN_92~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_92~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_92~output .CFG_KEEP = 2'b00; defparam \PIN_92~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_92~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_92~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_92~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_92~output .DPCLK_DELAY = 4'b0000; defparam \PIN_92~output .OUT_DELAY = 1'b0; defparam \PIN_92~output .IN_DATA_DELAY = 3'b000; defparam \PIN_92~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_93~output ( .padio(PIN_93), .datain(\rv32.gpio5_io_out_data[1] ), .oe(\rv32.gpio5_io_out_en[1] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_93~input_o ), .regout()); defparam \PIN_93~output .coord_x = 18; defparam \PIN_93~output .coord_y = 0; defparam \PIN_93~output .coord_z = 1; defparam \PIN_93~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_93~output .IN_SYNC_MODE = 1'b0; defparam \PIN_93~output .IN_POWERUP = 1'b0; defparam \PIN_93~output .OUT_REG_MODE = 1'b0; defparam \PIN_93~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_93~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_93~output .OUT_POWERUP = 1'b0; defparam \PIN_93~output .OE_REG_MODE = 1'b0; defparam \PIN_93~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_93~output .OE_SYNC_MODE = 1'b0; defparam \PIN_93~output .OE_POWERUP = 1'b0; defparam \PIN_93~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_93~output .CFG_INPUT_EN = 1'b1; defparam \PIN_93~output .CFG_PULL_UP = 1'b0; defparam \PIN_93~output .CFG_SLR = 1'b0; defparam \PIN_93~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_93~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_93~output .CFG_KEEP = 2'b00; defparam \PIN_93~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_93~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_93~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_93~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_93~output .DPCLK_DELAY = 4'b0000; defparam \PIN_93~output .OUT_DELAY = 1'b0; defparam \PIN_93~output .IN_DATA_DELAY = 3'b000; defparam \PIN_93~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_95~output ( .padio(PIN_95), .datain(\rv32.gpio2_io_out_data[1] ), .oe(\rv32.gpio2_io_out_en[1] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_95~input_o ), .regout()); defparam \PIN_95~output .coord_x = 19; defparam \PIN_95~output .coord_y = 0; defparam \PIN_95~output .coord_z = 1; defparam \PIN_95~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_95~output .IN_SYNC_MODE = 1'b0; defparam \PIN_95~output .IN_POWERUP = 1'b0; defparam \PIN_95~output .OUT_REG_MODE = 1'b0; defparam \PIN_95~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_95~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_95~output .OUT_POWERUP = 1'b0; defparam \PIN_95~output .OE_REG_MODE = 1'b0; defparam \PIN_95~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_95~output .OE_SYNC_MODE = 1'b0; defparam \PIN_95~output .OE_POWERUP = 1'b0; defparam \PIN_95~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_95~output .CFG_INPUT_EN = 1'b1; defparam \PIN_95~output .CFG_PULL_UP = 1'b0; defparam \PIN_95~output .CFG_SLR = 1'b0; defparam \PIN_95~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_95~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_95~output .CFG_KEEP = 2'b00; defparam \PIN_95~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_95~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_95~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_95~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_95~output .DPCLK_DELAY = 4'b0000; defparam \PIN_95~output .OUT_DELAY = 1'b0; defparam \PIN_95~output .IN_DATA_DELAY = 3'b000; defparam \PIN_95~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_96~output ( .padio(PIN_96), .datain(\rv32.gpio2_io_out_data[2] ), .oe(\rv32.gpio2_io_out_en[2] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_96~input_o ), .regout()); defparam \PIN_96~output .coord_x = 19; defparam \PIN_96~output .coord_y = 0; defparam \PIN_96~output .coord_z = 3; defparam \PIN_96~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_96~output .IN_SYNC_MODE = 1'b0; defparam \PIN_96~output .IN_POWERUP = 1'b0; defparam \PIN_96~output .OUT_REG_MODE = 1'b0; defparam \PIN_96~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_96~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_96~output .OUT_POWERUP = 1'b0; defparam \PIN_96~output .OE_REG_MODE = 1'b0; defparam \PIN_96~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_96~output .OE_SYNC_MODE = 1'b0; defparam \PIN_96~output .OE_POWERUP = 1'b0; defparam \PIN_96~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_96~output .CFG_INPUT_EN = 1'b1; defparam \PIN_96~output .CFG_PULL_UP = 1'b0; defparam \PIN_96~output .CFG_SLR = 1'b0; defparam \PIN_96~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_96~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_96~output .CFG_KEEP = 2'b00; defparam \PIN_96~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_96~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_96~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_96~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_96~output .DPCLK_DELAY = 4'b0000; defparam \PIN_96~output .OUT_DELAY = 1'b0; defparam \PIN_96~output .IN_DATA_DELAY = 3'b000; defparam \PIN_96~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_97~output ( .padio(PIN_97), .datain(\rv32.gpio2_io_out_data[0] ), .oe(\rv32.gpio2_io_out_en[0] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_97~input_o ), .regout()); defparam \PIN_97~output .coord_x = 20; defparam \PIN_97~output .coord_y = 0; defparam \PIN_97~output .coord_z = 0; defparam \PIN_97~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_97~output .IN_SYNC_MODE = 1'b0; defparam \PIN_97~output .IN_POWERUP = 1'b0; defparam \PIN_97~output .OUT_REG_MODE = 1'b0; defparam \PIN_97~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_97~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_97~output .OUT_POWERUP = 1'b0; defparam \PIN_97~output .OE_REG_MODE = 1'b0; defparam \PIN_97~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_97~output .OE_SYNC_MODE = 1'b0; defparam \PIN_97~output .OE_POWERUP = 1'b0; defparam \PIN_97~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_97~output .CFG_INPUT_EN = 1'b1; defparam \PIN_97~output .CFG_PULL_UP = 1'b0; defparam \PIN_97~output .CFG_SLR = 1'b0; defparam \PIN_97~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_97~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_97~output .CFG_KEEP = 2'b00; defparam \PIN_97~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_97~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_97~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_97~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_97~output .DPCLK_DELAY = 4'b0000; defparam \PIN_97~output .OUT_DELAY = 1'b0; defparam \PIN_97~output .IN_DATA_DELAY = 3'b000; defparam \PIN_97~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_98~output ( .padio(PIN_98), .datain(\rv32.gpio5_io_out_data[2] ), .oe(\rv32.gpio5_io_out_en[2] ), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_98~input_o ), .regout()); defparam \PIN_98~output .coord_x = 20; defparam \PIN_98~output .coord_y = 0; defparam \PIN_98~output .coord_z = 2; defparam \PIN_98~output .IN_ASYNC_MODE = 1'b0; defparam \PIN_98~output .IN_SYNC_MODE = 1'b0; defparam \PIN_98~output .IN_POWERUP = 1'b0; defparam \PIN_98~output .OUT_REG_MODE = 1'b0; defparam \PIN_98~output .OUT_ASYNC_MODE = 1'b0; defparam \PIN_98~output .OUT_SYNC_MODE = 1'b0; defparam \PIN_98~output .OUT_POWERUP = 1'b0; defparam \PIN_98~output .OE_REG_MODE = 1'b0; defparam \PIN_98~output .OE_ASYNC_MODE = 1'b0; defparam \PIN_98~output .OE_SYNC_MODE = 1'b0; defparam \PIN_98~output .OE_POWERUP = 1'b0; defparam \PIN_98~output .CFG_TRI_INPUT = 1'b0; defparam \PIN_98~output .CFG_INPUT_EN = 1'b1; defparam \PIN_98~output .CFG_PULL_UP = 1'b0; defparam \PIN_98~output .CFG_SLR = 1'b0; defparam \PIN_98~output .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_98~output .CFG_PDRCTRL = 4'b0100; defparam \PIN_98~output .CFG_KEEP = 2'b00; defparam \PIN_98~output .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_98~output .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_98~output .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_98~output .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_98~output .DPCLK_DELAY = 4'b0000; defparam \PIN_98~output .OUT_DELAY = 1'b0; defparam \PIN_98~output .IN_DATA_DELAY = 3'b000; defparam \PIN_98~output .IN_REG_DELAY = 3'b000; alta_rio \PIN_HSE~input ( .padio(PIN_HSE), .datain(gnd), .oe(gnd), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_HSE~input_o ), .regout()); defparam \PIN_HSE~input .coord_x = 22; defparam \PIN_HSE~input .coord_y = 4; defparam \PIN_HSE~input .coord_z = 1; defparam \PIN_HSE~input .IN_ASYNC_MODE = 1'b0; defparam \PIN_HSE~input .IN_SYNC_MODE = 1'b0; defparam \PIN_HSE~input .IN_POWERUP = 1'b0; defparam \PIN_HSE~input .OUT_REG_MODE = 1'b0; defparam \PIN_HSE~input .OUT_ASYNC_MODE = 1'b0; defparam \PIN_HSE~input .OUT_SYNC_MODE = 1'b0; defparam \PIN_HSE~input .OUT_POWERUP = 1'b0; defparam \PIN_HSE~input .OE_REG_MODE = 1'b0; defparam \PIN_HSE~input .OE_ASYNC_MODE = 1'b0; defparam \PIN_HSE~input .OE_SYNC_MODE = 1'b0; defparam \PIN_HSE~input .OE_POWERUP = 1'b0; defparam \PIN_HSE~input .CFG_TRI_INPUT = 1'b0; defparam \PIN_HSE~input .CFG_PULL_UP = 1'b0; defparam \PIN_HSE~input .CFG_SLR = 1'b0; defparam \PIN_HSE~input .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_HSE~input .CFG_PDRCTRL = 4'b0010; defparam \PIN_HSE~input .CFG_KEEP = 2'b00; defparam \PIN_HSE~input .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_HSE~input .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_HSE~input .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_HSE~input .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_HSE~input .DPCLK_DELAY = 4'b0000; defparam \PIN_HSE~input .OUT_DELAY = 1'b0; defparam \PIN_HSE~input .IN_DATA_DELAY = 3'b000; defparam \PIN_HSE~input .IN_REG_DELAY = 3'b000; alta_rio \PIN_HSI~input ( .padio(PIN_HSI), .datain(gnd), .oe(gnd), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_HSI~input_o ), .regout()); defparam \PIN_HSI~input .coord_x = 22; defparam \PIN_HSI~input .coord_y = 4; defparam \PIN_HSI~input .coord_z = 0; defparam \PIN_HSI~input .IN_ASYNC_MODE = 1'b0; defparam \PIN_HSI~input .IN_SYNC_MODE = 1'b0; defparam \PIN_HSI~input .IN_POWERUP = 1'b0; defparam \PIN_HSI~input .OUT_REG_MODE = 1'b0; defparam \PIN_HSI~input .OUT_ASYNC_MODE = 1'b0; defparam \PIN_HSI~input .OUT_SYNC_MODE = 1'b0; defparam \PIN_HSI~input .OUT_POWERUP = 1'b0; defparam \PIN_HSI~input .OE_REG_MODE = 1'b0; defparam \PIN_HSI~input .OE_ASYNC_MODE = 1'b0; defparam \PIN_HSI~input .OE_SYNC_MODE = 1'b0; defparam \PIN_HSI~input .OE_POWERUP = 1'b0; defparam \PIN_HSI~input .CFG_TRI_INPUT = 1'b0; defparam \PIN_HSI~input .CFG_PULL_UP = 1'b0; defparam \PIN_HSI~input .CFG_SLR = 1'b0; defparam \PIN_HSI~input .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_HSI~input .CFG_PDRCTRL = 4'b0010; defparam \PIN_HSI~input .CFG_KEEP = 2'b00; defparam \PIN_HSI~input .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_HSI~input .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_HSI~input .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_HSI~input .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_HSI~input .DPCLK_DELAY = 4'b0000; defparam \PIN_HSI~input .OUT_DELAY = 1'b0; defparam \PIN_HSI~input .IN_DATA_DELAY = 3'b000; defparam \PIN_HSI~input .IN_REG_DELAY = 3'b000; alta_rio \PIN_OSC~input ( .padio(PIN_OSC), .datain(gnd), .oe(gnd), .outclk(gnd), .outclkena(vcc), .inclk(gnd), .inclkena(vcc), .areset(gnd), .sreset(gnd), .combout(\PIN_OSC~input_o ), .regout()); defparam \PIN_OSC~input .coord_x = 22; defparam \PIN_OSC~input .coord_y = 4; defparam \PIN_OSC~input .coord_z = 2; defparam \PIN_OSC~input .IN_ASYNC_MODE = 1'b0; defparam \PIN_OSC~input .IN_SYNC_MODE = 1'b0; defparam \PIN_OSC~input .IN_POWERUP = 1'b0; defparam \PIN_OSC~input .OUT_REG_MODE = 1'b0; defparam \PIN_OSC~input .OUT_ASYNC_MODE = 1'b0; defparam \PIN_OSC~input .OUT_SYNC_MODE = 1'b0; defparam \PIN_OSC~input .OUT_POWERUP = 1'b0; defparam \PIN_OSC~input .OE_REG_MODE = 1'b0; defparam \PIN_OSC~input .OE_ASYNC_MODE = 1'b0; defparam \PIN_OSC~input .OE_SYNC_MODE = 1'b0; defparam \PIN_OSC~input .OE_POWERUP = 1'b0; defparam \PIN_OSC~input .CFG_TRI_INPUT = 1'b0; defparam \PIN_OSC~input .CFG_PULL_UP = 1'b0; defparam \PIN_OSC~input .CFG_SLR = 1'b0; defparam \PIN_OSC~input .CFG_OPEN_DRAIN = 1'b0; defparam \PIN_OSC~input .CFG_PDRCTRL = 4'b0010; defparam \PIN_OSC~input .CFG_KEEP = 2'b00; defparam \PIN_OSC~input .CFG_LVDS_OUT_EN = 1'b0; defparam \PIN_OSC~input .CFG_LVDS_SEL_CUA = 2'b00; defparam \PIN_OSC~input .CFG_LVDS_IREF = 10'b0110000000; defparam \PIN_OSC~input .CFG_LVDS_IN_EN = 1'b0; defparam \PIN_OSC~input .DPCLK_DELAY = 4'b0000; defparam \PIN_OSC~input .OUT_DELAY = 1'b0; defparam \PIN_OSC~input .IN_DATA_DELAY = 3'b000; defparam \PIN_OSC~input .IN_REG_DELAY = 3'b000; alta_slice PLL_ENABLE( .A(vcc), .B(vcc), .C(vcc), .D(\rv32.sys_ctrl_pllEnable ), .Cin(), .Qin(), .Clk(), .AsyncReset(), .SyncReset(), .ShiftData(), .SyncLoad(), .LutOut(\PLL_ENABLE~combout ), .Cout(), .Q()); defparam PLL_ENABLE.coord_x = 18; defparam PLL_ENABLE.coord_y = 5; defparam PLL_ENABLE.coord_z = 5; defparam PLL_ENABLE.mask = 16'h00FF; defparam PLL_ENABLE.modeMux = 1'b0; defparam PLL_ENABLE.FeedbackMux = 1'b0; defparam PLL_ENABLE.ShiftMux = 1'b0; defparam PLL_ENABLE.BypassEn = 1'b0; defparam PLL_ENABLE.CarryEnb = 1'b1; alta_io_gclk \PLL_ENABLE~clkctrl ( .inclk(\PLL_ENABLE~combout ), .outclk(\PLL_ENABLE~clkctrl_outclk )); defparam \PLL_ENABLE~clkctrl .coord_x = 22; defparam \PLL_ENABLE~clkctrl .coord_y = 4; defparam \PLL_ENABLE~clkctrl .coord_z = 4; alta_slice PLL_LOCK( .A(vcc), .B(\pll_inst|auto_generated|pll_lock_sync~q ), .C(vcc), .D(\auto_generated_inst.hbo_13_e9fbadbe8ee04947_bp ), .Cin(), .Qin(), .Clk(), .AsyncReset(), .SyncReset(), .ShiftData(), .SyncLoad(), .LutOut(\PLL_LOCK~combout ), .Cout(), .Q()); defparam PLL_LOCK.coord_x = 20; defparam PLL_LOCK.coord_y = 5; defparam PLL_LOCK.coord_z = 14; defparam PLL_LOCK.mask = 16'hCC00; defparam PLL_LOCK.modeMux = 1'b0; defparam PLL_LOCK.FeedbackMux = 1'b0; defparam PLL_LOCK.ShiftMux = 1'b0; defparam PLL_LOCK.BypassEn = 1'b0; defparam PLL_LOCK.CarryEnb = 1'b1; alta_asyncctrl asyncreset_ctrl_X50_Y1_N0( .Din(\PLL_ENABLE~clkctrl_outclk ), .Dout(\PLL_ENABLE~clkctrl_outclk__AsyncReset_X50_Y1_SIG )); defparam asyncreset_ctrl_X50_Y1_N0.coord_x = 20; defparam asyncreset_ctrl_X50_Y1_N0.coord_y = 5; defparam asyncreset_ctrl_X50_Y1_N0.coord_z = 0; defparam asyncreset_ctrl_X50_Y1_N0.AsyncCtrlMux = 2'b10; alta_clkenctrl clken_ctrl_X50_Y1_N0( .ClkIn(\auto_generated_inst.hbo_13_e9fbadbe8ee04947_bp ), .ClkEn(), .ClkOut(\auto_generated_inst.hbo_13_e9fbadbe8ee04947_bp_X50_Y1_SIG_VCC )); defparam clken_ctrl_X50_Y1_N0.coord_x = 20; defparam clken_ctrl_X50_Y1_N0.coord_y = 5; defparam clken_ctrl_X50_Y1_N0.coord_z = 0; defparam clken_ctrl_X50_Y1_N0.ClkMux = 2'b10; defparam clken_ctrl_X50_Y1_N0.ClkEnMux = 2'b01; alta_io_gclk \gclksw_inst|gclk_switch ( .inclk(\gclksw_inst|gclk_switch__alta_gclksw__clkout ), .outclk(\auto_generated_inst.hbo_22_f9ff3d300b43c0f2_bp )); defparam \gclksw_inst|gclk_switch .coord_x = 22; defparam \gclksw_inst|gclk_switch .coord_y = 4; defparam \gclksw_inst|gclk_switch .coord_z = 5; alta_gclksw \gclksw_inst|gclk_switch__alta_gclksw ( .resetn(\rv32.resetn_out ), .clkin0(\PIN_HSI~input_o ), .clkin1(\PIN_HSE~input_o ), .clkin2(\pll_inst|auto_generated|pll1_CLK_bus [0]), .clkin3(vcc), .select({\rv32.sys_ctrl_clkSource[1] , \rv32.sys_ctrl_clkSource[0] }), .clkout(\gclksw_inst|gclk_switch__alta_gclksw__clkout )); defparam \gclksw_inst|gclk_switch__alta_gclksw .coord_x = 22; defparam \gclksw_inst|gclk_switch__alta_gclksw .coord_y = 4; defparam \gclksw_inst|gclk_switch__alta_gclksw .coord_z = 0; alta_pllve \pll_inst|auto_generated|pll1 ( .clkin(\PIN_HSE~input_o ), .clkfb(\pll_inst|auto_generated|pll1~FBOUT ), .pfden(vcc), .resetn(!\PLL_ENABLE~combout ), .phasecounterselect({gnd, gnd, gnd}), .phaseupdown(gnd), .phasestep(gnd), .scanclk(gnd), .scanclkena(vcc), .scandata(gnd), .configupdate(gnd), .scandataout(), .scandone(), .phasedone(), .clkout0(\pll_inst|auto_generated|pll1_CLK_bus [0]), .clkout1(\pll_inst|auto_generated|pll1_CLK_bus [1]), .clkout2(\pll_inst|auto_generated|pll1_CLK_bus [2]), .clkout3(\pll_inst|auto_generated|pll1_CLK_bus [3]), .clkout4(\pll_inst|auto_generated|pll1_CLK_bus [4]), .clkfbout(\pll_inst|auto_generated|pll1~FBOUT ), .lock(\auto_generated_inst.hbo_13_e9fbadbe8ee04947_bp )); defparam \pll_inst|auto_generated|pll1 .coord_x = 22; defparam \pll_inst|auto_generated|pll1 .coord_y = 5; defparam \pll_inst|auto_generated|pll1 .coord_z = 0; defparam \pll_inst|auto_generated|pll1 .CLKIN_HIGH = 8'b00000000; defparam \pll_inst|auto_generated|pll1 .CLKIN_LOW = 8'b00000000; defparam \pll_inst|auto_generated|pll1 .CLKIN_TRIM = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKIN_BYPASS = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKFB_HIGH = 8'b00111101; defparam \pll_inst|auto_generated|pll1 .CLKFB_LOW = 8'b00111110; defparam \pll_inst|auto_generated|pll1 .CLKFB_TRIM = 1'b1; defparam \pll_inst|auto_generated|pll1 .CLKFB_BYPASS = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKDIV0_EN = 1'b1; defparam \pll_inst|auto_generated|pll1 .CLKDIV1_EN = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKDIV2_EN = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKDIV3_EN = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKDIV4_EN = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT0_HIGH = 8'b00000001; defparam \pll_inst|auto_generated|pll1 .CLKOUT0_LOW = 8'b00000010; defparam \pll_inst|auto_generated|pll1 .CLKOUT0_TRIM = 1'b1; defparam \pll_inst|auto_generated|pll1 .CLKOUT0_BYPASS = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT1_HIGH = 8'b11111111; defparam \pll_inst|auto_generated|pll1 .CLKOUT1_LOW = 8'b11111111; defparam \pll_inst|auto_generated|pll1 .CLKOUT1_TRIM = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT1_BYPASS = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT2_HIGH = 8'b11111111; defparam \pll_inst|auto_generated|pll1 .CLKOUT2_LOW = 8'b11111111; defparam \pll_inst|auto_generated|pll1 .CLKOUT2_TRIM = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT2_BYPASS = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT3_HIGH = 8'b11111111; defparam \pll_inst|auto_generated|pll1 .CLKOUT3_LOW = 8'b11111111; defparam \pll_inst|auto_generated|pll1 .CLKOUT3_TRIM = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT3_BYPASS = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT4_HIGH = 8'b11111111; defparam \pll_inst|auto_generated|pll1 .CLKOUT4_LOW = 8'b11111111; defparam \pll_inst|auto_generated|pll1 .CLKOUT4_TRIM = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT4_BYPASS = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT0_DEL = 8'b00000000; defparam \pll_inst|auto_generated|pll1 .CLKOUT1_DEL = 8'b00000000; defparam \pll_inst|auto_generated|pll1 .CLKOUT2_DEL = 8'b00000000; defparam \pll_inst|auto_generated|pll1 .CLKOUT3_DEL = 8'b00000000; defparam \pll_inst|auto_generated|pll1 .CLKOUT4_DEL = 8'b00000000; defparam \pll_inst|auto_generated|pll1 .CLKOUT0_PHASE = 3'b000; defparam \pll_inst|auto_generated|pll1 .CLKOUT1_PHASE = 3'b000; defparam \pll_inst|auto_generated|pll1 .CLKOUT2_PHASE = 3'b000; defparam \pll_inst|auto_generated|pll1 .CLKOUT3_PHASE = 3'b000; defparam \pll_inst|auto_generated|pll1 .CLKOUT4_PHASE = 3'b000; defparam \pll_inst|auto_generated|pll1 .CLKFB_DEL = 8'b00000000; defparam \pll_inst|auto_generated|pll1 .CLKFB_PHASE = 3'b000; defparam \pll_inst|auto_generated|pll1 .FEEDBACK_MODE = 3'b100; defparam \pll_inst|auto_generated|pll1 .FBDELAY_VAL = 3'b100; defparam \pll_inst|auto_generated|pll1 .PLLOUTP_EN = 1'b0; defparam \pll_inst|auto_generated|pll1 .PLLOUTN_EN = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT1_CASCADE = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT2_CASCADE = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT3_CASCADE = 1'b0; defparam \pll_inst|auto_generated|pll1 .CLKOUT4_CASCADE = 1'b0; defparam \pll_inst|auto_generated|pll1 .VCO_POST_DIV = 1'b1; defparam \pll_inst|auto_generated|pll1 .REG_CTRL = 2'b00; defparam \pll_inst|auto_generated|pll1 .CP = 3'b100; defparam \pll_inst|auto_generated|pll1 .RREF = 2'b01; defparam \pll_inst|auto_generated|pll1 .RVI = 2'b01; defparam \pll_inst|auto_generated|pll1 .IVCO = 3'b010; defparam \pll_inst|auto_generated|pll1 .PLL_EN_FLAG = 1'b1; alta_slice \pll_inst|auto_generated|pll_lock_sync ( .A(vcc), .B(vcc), .C(vcc), .D(vcc), .Cin(), .Qin(\pll_inst|auto_generated|pll_lock_sync~q ), .Clk(\auto_generated_inst.hbo_13_e9fbadbe8ee04947_bp_X50_Y1_SIG_VCC ), .AsyncReset(\PLL_ENABLE~clkctrl_outclk__AsyncReset_X50_Y1_SIG ), .SyncReset(), .ShiftData(), .SyncLoad(), .LutOut(\pll_inst|auto_generated|pll_lock_sync~feeder_combout ), .Cout(), .Q(\pll_inst|auto_generated|pll_lock_sync~q )); defparam \pll_inst|auto_generated|pll_lock_sync .coord_x = 20; defparam \pll_inst|auto_generated|pll_lock_sync .coord_y = 5; defparam \pll_inst|auto_generated|pll_lock_sync .coord_z = 9; defparam \pll_inst|auto_generated|pll_lock_sync .mask = 16'hFFFF; defparam \pll_inst|auto_generated|pll_lock_sync .modeMux = 1'b0; defparam \pll_inst|auto_generated|pll_lock_sync .FeedbackMux = 1'b0; defparam \pll_inst|auto_generated|pll_lock_sync .ShiftMux = 1'b0; defparam \pll_inst|auto_generated|pll_lock_sync .BypassEn = 1'b0; defparam \pll_inst|auto_generated|pll_lock_sync .CarryEnb = 1'b1; alta_rv32 rv32( .sys_clk(\gclksw_inst|gclk_switch__alta_gclksw__clkout ), .mem_ahb_hready(\rv32.mem_ahb_hready ), .mem_ahb_hreadyout(vcc), .mem_ahb_htrans({\rv32.mem_ahb_htrans[1] , \rv32.mem_ahb_htrans[0] }), .mem_ahb_hsize({\rv32.mem_ahb_hsize[2] , \rv32.mem_ahb_hsize[1] , \rv32.mem_ahb_hsize[0] }), .mem_ahb_hburst({\rv32.mem_ahb_hburst[2] , \rv32.mem_ahb_hburst[1] , \rv32.mem_ahb_hburst[0] }), .mem_ahb_hwrite(\rv32.mem_ahb_hwrite ), .mem_ahb_haddr({\rv32.mem_ahb_haddr[31] , \rv32.mem_ahb_haddr[30] , \rv32.mem_ahb_haddr[29] , \rv32.mem_ahb_haddr[28] , \rv32.mem_ahb_haddr[27] , \rv32.mem_ahb_haddr[26] , \rv32.mem_ahb_haddr[25] , \rv32.mem_ahb_haddr[24] , \rv32.mem_ahb_haddr[23] , \rv32.mem_ahb_haddr[22] , \rv32.mem_ahb_haddr[21] , \rv32.mem_ahb_haddr[20] , \rv32.mem_ahb_haddr[19] , \rv32.mem_ahb_haddr[18] , \rv32.mem_ahb_haddr[17] , \rv32.mem_ahb_haddr[16] , \rv32.mem_ahb_haddr[15] , \rv32.mem_ahb_haddr[14] , \rv32.mem_ahb_haddr[13] , \rv32.mem_ahb_haddr[12] , \rv32.mem_ahb_haddr[11] , \rv32.mem_ahb_haddr[10] , \rv32.mem_ahb_haddr[9] , \rv32.mem_ahb_haddr[8] , \rv32.mem_ahb_haddr[7] , \rv32.mem_ahb_haddr[6] , \rv32.mem_ahb_haddr[5] , \rv32.mem_ahb_haddr[4] , \rv32.mem_ahb_haddr[3] , \rv32.mem_ahb_haddr[2] , \rv32.mem_ahb_haddr[1] , \rv32.mem_ahb_haddr[0] }), .mem_ahb_hwdata({\rv32.mem_ahb_hwdata[31] , \rv32.mem_ahb_hwdata[30] , \rv32.mem_ahb_hwdata[29] , \rv32.mem_ahb_hwdata[28] , \rv32.mem_ahb_hwdata[27] , \rv32.mem_ahb_hwdata[26] , \rv32.mem_ahb_hwdata[25] , \rv32.mem_ahb_hwdata[24] , \rv32.mem_ahb_hwdata[23] , \rv32.mem_ahb_hwdata[22] , \rv32.mem_ahb_hwdata[21] , \rv32.mem_ahb_hwdata[20] , \rv32.mem_ahb_hwdata[19] , \rv32.mem_ahb_hwdata[18] , \rv32.mem_ahb_hwdata[17] , \rv32.mem_ahb_hwdata[16] , \rv32.mem_ahb_hwdata[15] , \rv32.mem_ahb_hwdata[14] , \rv32.mem_ahb_hwdata[13] , \rv32.mem_ahb_hwdata[12] , \rv32.mem_ahb_hwdata[11] , \rv32.mem_ahb_hwdata[10] , \rv32.mem_ahb_hwdata[9] , \rv32.mem_ahb_hwdata[8] , \rv32.mem_ahb_hwdata[7] , \rv32.mem_ahb_hwdata[6] , \rv32.mem_ahb_hwdata[5] , \rv32.mem_ahb_hwdata[4] , \rv32.mem_ahb_hwdata[3] , \rv32.mem_ahb_hwdata[2] , \rv32.mem_ahb_hwdata[1] , \rv32.mem_ahb_hwdata[0] }), .mem_ahb_hresp(gnd), .mem_ahb_hrdata({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}), .slave_ahb_hsel(gnd), .slave_ahb_hready(vcc), .slave_ahb_hreadyout(\rv32.slave_ahb_hreadyout ), .slave_ahb_htrans({gnd, gnd}), .slave_ahb_hsize({gnd, gnd, gnd}), .slave_ahb_hburst({gnd, gnd, gnd}), .slave_ahb_hwrite(gnd), .slave_ahb_haddr({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}), .slave_ahb_hwdata({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}), .slave_ahb_hresp(\rv32.slave_ahb_hresp ), .slave_ahb_hrdata({\rv32.slave_ahb_hrdata[31] , \rv32.slave_ahb_hrdata[30] , \rv32.slave_ahb_hrdata[29] , \rv32.slave_ahb_hrdata[28] , \rv32.slave_ahb_hrdata[27] , \rv32.slave_ahb_hrdata[26] , \rv32.slave_ahb_hrdata[25] , \rv32.slave_ahb_hrdata[24] , \rv32.slave_ahb_hrdata[23] , \rv32.slave_ahb_hrdata[22] , \rv32.slave_ahb_hrdata[21] , \rv32.slave_ahb_hrdata[20] , \rv32.slave_ahb_hrdata[19] , \rv32.slave_ahb_hrdata[18] , \rv32.slave_ahb_hrdata[17] , \rv32.slave_ahb_hrdata[16] , \rv32.slave_ahb_hrdata[15] , \rv32.slave_ahb_hrdata[14] , \rv32.slave_ahb_hrdata[13] , \rv32.slave_ahb_hrdata[12] , \rv32.slave_ahb_hrdata[11] , \rv32.slave_ahb_hrdata[10] , \rv32.slave_ahb_hrdata[9] , \rv32.slave_ahb_hrdata[8] , \rv32.slave_ahb_hrdata[7] , \rv32.slave_ahb_hrdata[6] , \rv32.slave_ahb_hrdata[5] , \rv32.slave_ahb_hrdata[4] , \rv32.slave_ahb_hrdata[3] , \rv32.slave_ahb_hrdata[2] , \rv32.slave_ahb_hrdata[1] , \rv32.slave_ahb_hrdata[0] }), .gpio0_io_in({\PIN_18~input_o , \PIN_17~input_o , \PIN_16~input_o , \PIN_15~input_o , gnd, gnd, gnd, gnd}), .gpio0_io_out_data({\rv32.gpio0_io_out_data[7] , \rv32.gpio0_io_out_data[6] , \rv32.gpio0_io_out_data[5] , \rv32.gpio0_io_out_data[4] , \rv32.gpio0_io_out_data[3] , \rv32.gpio0_io_out_data[2] , \rv32.gpio0_io_out_data[1] , \rv32.gpio0_io_out_data[0] }), .gpio0_io_out_en({\rv32.gpio0_io_out_en[7] , \rv32.gpio0_io_out_en[6] , \rv32.gpio0_io_out_en[5] , \rv32.gpio0_io_out_en[4] , \rv32.gpio0_io_out_en[3] , \rv32.gpio0_io_out_en[2] , \rv32.gpio0_io_out_en[1] , \rv32.gpio0_io_out_en[0] }), .gpio1_io_in({gnd, \PIN_88~input_o , \PIN_91~input_o , \PIN_92~input_o , \PIN_4~input_o , \PIN_24~input_o , \PIN_2~input_o , \PIN_3~input_o }), .gpio1_io_out_data({\rv32.gpio1_io_out_data[7] , \rv32.gpio1_io_out_data[6] , \rv32.gpio1_io_out_data[5] , \rv32.gpio1_io_out_data[4] , \rv32.gpio1_io_out_data[3] , \rv32.gpio1_io_out_data[2] , \rv32.gpio1_io_out_data[1] , \rv32.gpio1_io_out_data[0] }), .gpio1_io_out_en({\rv32.gpio1_io_out_en[7] , \rv32.gpio1_io_out_en[6] , \rv32.gpio1_io_out_en[5] , \rv32.gpio1_io_out_en[4] , \rv32.gpio1_io_out_en[3] , \rv32.gpio1_io_out_en[2] , \rv32.gpio1_io_out_en[1] , \rv32.gpio1_io_out_en[0] }), .sys_ctrl_clkSource({\rv32.sys_ctrl_clkSource[1] , \rv32.sys_ctrl_clkSource[0] }), .sys_ctrl_hseEnable(\rv32.sys_ctrl_hseEnable ), .sys_ctrl_hseBypass(\rv32.sys_ctrl_hseBypass ), .sys_ctrl_pllEnable(\rv32.sys_ctrl_pllEnable ), .sys_ctrl_pllReady(\auto_generated_inst.hbo_13_e9fbadbe8ee04947_bp ), .sys_ctrl_sleep(\rv32.sys_ctrl_sleep ), .sys_ctrl_stop(\rv32.sys_ctrl_stop ), .sys_ctrl_standby(\rv32.sys_ctrl_standby ), .gpio2_io_in({gnd, gnd, gnd, gnd, gnd, \PIN_96~input_o , \PIN_95~input_o , \PIN_97~input_o }), .gpio2_io_out_data({\rv32.gpio2_io_out_data[7] , \rv32.gpio2_io_out_data[6] , \rv32.gpio2_io_out_data[5] , \rv32.gpio2_io_out_data[4] , \rv32.gpio2_io_out_data[3] , \rv32.gpio2_io_out_data[2] , \rv32.gpio2_io_out_data[1] , \rv32.gpio2_io_out_data[0] }), .gpio2_io_out_en({\rv32.gpio2_io_out_en[7] , \rv32.gpio2_io_out_en[6] , \rv32.gpio2_io_out_en[5] , \rv32.gpio2_io_out_en[4] , \rv32.gpio2_io_out_en[3] , \rv32.gpio2_io_out_en[2] , \rv32.gpio2_io_out_en[1] , \rv32.gpio2_io_out_en[0] }), .gpio3_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}), .gpio3_io_out_data({\rv32.gpio3_io_out_data[7] , \rv32.gpio3_io_out_data[6] , \rv32.gpio3_io_out_data[5] , \rv32.gpio3_io_out_data[4] , \rv32.gpio3_io_out_data[3] , \rv32.gpio3_io_out_data[2] , \rv32.gpio3_io_out_data[1] , \rv32.gpio3_io_out_data[0] }), .gpio3_io_out_en({\rv32.gpio3_io_out_en[7] , \rv32.gpio3_io_out_en[6] , \rv32.gpio3_io_out_en[5] , \rv32.gpio3_io_out_en[4] , \rv32.gpio3_io_out_en[3] , \rv32.gpio3_io_out_en[2] , \rv32.gpio3_io_out_en[1] , \rv32.gpio3_io_out_en[0] }), .gpio4_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}), .gpio4_io_out_data({\rv32.gpio4_io_out_data[7] , \rv32.gpio4_io_out_data[6] , \rv32.gpio4_io_out_data[5] , \rv32.gpio4_io_out_data[4] , \rv32.gpio4_io_out_data[3] , \rv32.gpio4_io_out_data[2] , \rv32.gpio4_io_out_data[1] , \rv32.gpio4_io_out_data[0] }), .gpio4_io_out_en({\rv32.gpio4_io_out_en[7] , \rv32.gpio4_io_out_en[6] , \rv32.gpio4_io_out_en[5] , \rv32.gpio4_io_out_en[4] , \rv32.gpio4_io_out_en[3] , \rv32.gpio4_io_out_en[2] , \rv32.gpio4_io_out_en[1] , \rv32.gpio4_io_out_en[0] }), .gpio5_io_in({gnd, gnd, gnd, gnd, \PIN_7~input_o , \PIN_98~input_o , \PIN_93~input_o , \PIN_23~input_o }), .gpio5_io_out_data({\rv32.gpio5_io_out_data[7] , \rv32.gpio5_io_out_data[6] , \rv32.gpio5_io_out_data[5] , \rv32.gpio5_io_out_data[4] , \rv32.gpio5_io_out_data[3] , \rv32.gpio5_io_out_data[2] , \rv32.gpio5_io_out_data[1] , \rv32.gpio5_io_out_data[0] }), .gpio5_io_out_en({\rv32.gpio5_io_out_en[7] , \rv32.gpio5_io_out_en[6] , \rv32.gpio5_io_out_en[5] , \rv32.gpio5_io_out_en[4] , \rv32.gpio5_io_out_en[3] , \rv32.gpio5_io_out_en[2] , \rv32.gpio5_io_out_en[1] , \rv32.gpio5_io_out_en[0] }), .gpio6_io_in({gnd, gnd, \PIN_26~input_o , gnd, \PIN_83~input_o , gnd, \PIN_69~input_o , gnd}), .gpio6_io_out_data({\rv32.gpio6_io_out_data[7] , \rv32.gpio6_io_out_data[6] , \rv32.gpio6_io_out_data[5] , \rv32.gpio6_io_out_data[4] , \rv32.gpio6_io_out_data[3] , \rv32.gpio6_io_out_data[2] , \rv32.gpio6_io_out_data[1] , \rv32.gpio6_io_out_data[0] }), .gpio6_io_out_en({\rv32.gpio6_io_out_en[7] , \rv32.gpio6_io_out_en[6] , \rv32.gpio6_io_out_en[5] , \rv32.gpio6_io_out_en[4] , \rv32.gpio6_io_out_en[3] , \rv32.gpio6_io_out_en[2] , \rv32.gpio6_io_out_en[1] , \rv32.gpio6_io_out_en[0] }), .gpio7_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}), .gpio7_io_out_data({\rv32.gpio7_io_out_data[7] , \rv32.gpio7_io_out_data[6] , \rv32.gpio7_io_out_data[5] , \rv32.gpio7_io_out_data[4] , \rv32.gpio7_io_out_data[3] , \rv32.gpio7_io_out_data[2] , \rv32.gpio7_io_out_data[1] , \rv32.gpio7_io_out_data[0] }), .gpio7_io_out_en({\rv32.gpio7_io_out_en[7] , \rv32.gpio7_io_out_en[6] , \rv32.gpio7_io_out_en[5] , \rv32.gpio7_io_out_en[4] , \rv32.gpio7_io_out_en[3] , \rv32.gpio7_io_out_en[2] , \rv32.gpio7_io_out_en[1] , \rv32.gpio7_io_out_en[0] }), .gpio8_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}), .gpio8_io_out_data({\rv32.gpio8_io_out_data[7] , \rv32.gpio8_io_out_data[6] , \rv32.gpio8_io_out_data[5] , \rv32.gpio8_io_out_data[4] , \rv32.gpio8_io_out_data[3] , \rv32.gpio8_io_out_data[2] , \rv32.gpio8_io_out_data[1] , \rv32.gpio8_io_out_data[0] }), .gpio8_io_out_en({\rv32.gpio8_io_out_en[7] , \rv32.gpio8_io_out_en[6] , \rv32.gpio8_io_out_en[5] , \rv32.gpio8_io_out_en[4] , \rv32.gpio8_io_out_en[3] , \rv32.gpio8_io_out_en[2] , \rv32.gpio8_io_out_en[1] , \rv32.gpio8_io_out_en[0] }), .gpio9_io_in({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}), .gpio9_io_out_data({\rv32.gpio9_io_out_data[7] , \rv32.gpio9_io_out_data[6] , \rv32.gpio9_io_out_data[5] , \rv32.gpio9_io_out_data[4] , \rv32.gpio9_io_out_data[3] , \rv32.gpio9_io_out_data[2] , \rv32.gpio9_io_out_data[1] , \rv32.gpio9_io_out_data[0] }), .gpio9_io_out_en({\rv32.gpio9_io_out_en[7] , \rv32.gpio9_io_out_en[6] , \rv32.gpio9_io_out_en[5] , \rv32.gpio9_io_out_en[4] , \rv32.gpio9_io_out_en[3] , \rv32.gpio9_io_out_en[2] , \rv32.gpio9_io_out_en[1] , \rv32.gpio9_io_out_en[0] }), .ext_resetn(vcc), .resetn_out(\rv32.resetn_out ), .dmactive(\rv32.dmactive ), .swj_JTAGNSW(\rv32.swj_JTAGNSW ), .swj_JTAGSTATE({\rv32.swj_JTAGSTATE[3] , \rv32.swj_JTAGSTATE[2] , \rv32.swj_JTAGSTATE[1] , \rv32.swj_JTAGSTATE[0] }), .swj_JTAGIR({\rv32.swj_JTAGIR[3] , \rv32.swj_JTAGIR[2] , \rv32.swj_JTAGIR[1] , \rv32.swj_JTAGIR[0] }), .ext_int({gnd, gnd, gnd, gnd, gnd, gnd, gnd, gnd}), .ext_dma_DMACBREQ({gnd, gnd, gnd, gnd}), .ext_dma_DMACLBREQ({gnd, gnd, gnd, gnd}), .ext_dma_DMACSREQ({gnd, gnd, gnd, gnd}), .ext_dma_DMACLSREQ({gnd, gnd, gnd, gnd}), .ext_dma_DMACCLR({\rv32.ext_dma_DMACCLR[3] , \rv32.ext_dma_DMACCLR[2] , \rv32.ext_dma_DMACCLR[1] , \rv32.ext_dma_DMACCLR[0] }), .ext_dma_DMACTC({\rv32.ext_dma_DMACTC[3] , \rv32.ext_dma_DMACTC[2] , \rv32.ext_dma_DMACTC[1] , \rv32.ext_dma_DMACTC[0] }), .local_int({gnd, gnd, gnd, gnd}), .test_mode({gnd, gnd}), .usb0_xcvr_clk(gnd), .usb0_id(vcc)); defparam rv32.coord_x = 0; defparam rv32.coord_y = 5; defparam rv32.coord_z = 0; endmodule